162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,sm8350-dpu.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm SM8350 Display DPU 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Robert Foss <robert.foss@linaro.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci$ref: /schemas/display/msm/dpu-common.yaml# 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ciproperties: 1562306a36Sopenharmony_ci compatible: 1662306a36Sopenharmony_ci const: qcom,sm8350-dpu 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci reg: 1962306a36Sopenharmony_ci items: 2062306a36Sopenharmony_ci - description: Address offset and size for mdp register set 2162306a36Sopenharmony_ci - description: Address offset and size for vbif register set 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci reg-names: 2462306a36Sopenharmony_ci items: 2562306a36Sopenharmony_ci - const: mdp 2662306a36Sopenharmony_ci - const: vbif 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci clocks: 2962306a36Sopenharmony_ci items: 3062306a36Sopenharmony_ci - description: Display hf axi clock 3162306a36Sopenharmony_ci - description: Display sf axi clock 3262306a36Sopenharmony_ci - description: Display ahb clock 3362306a36Sopenharmony_ci - description: Display lut clock 3462306a36Sopenharmony_ci - description: Display core clock 3562306a36Sopenharmony_ci - description: Display vsync clock 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci clock-names: 3862306a36Sopenharmony_ci items: 3962306a36Sopenharmony_ci - const: bus 4062306a36Sopenharmony_ci - const: nrt_bus 4162306a36Sopenharmony_ci - const: iface 4262306a36Sopenharmony_ci - const: lut 4362306a36Sopenharmony_ci - const: core 4462306a36Sopenharmony_ci - const: vsync 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ciunevaluatedProperties: false 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ciexamples: 4962306a36Sopenharmony_ci - | 5062306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,dispcc-sm8350.h> 5162306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sm8350.h> 5262306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 5362306a36Sopenharmony_ci #include <dt-bindings/interconnect/qcom,sm8350.h> 5462306a36Sopenharmony_ci #include <dt-bindings/power/qcom,rpmhpd.h> 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci display-controller@ae01000 { 5762306a36Sopenharmony_ci compatible = "qcom,sm8350-dpu"; 5862306a36Sopenharmony_ci reg = <0x0ae01000 0x8f000>, 5962306a36Sopenharmony_ci <0x0aeb0000 0x2008>; 6062306a36Sopenharmony_ci reg-names = "mdp", "vbif"; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 6362306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 6462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 6562306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 6662306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>, 6762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 6862306a36Sopenharmony_ci clock-names = "bus", 6962306a36Sopenharmony_ci "nrt_bus", 7062306a36Sopenharmony_ci "iface", 7162306a36Sopenharmony_ci "lut", 7262306a36Sopenharmony_ci "core", 7362306a36Sopenharmony_ci "vsync"; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 7662306a36Sopenharmony_ci assigned-clock-rates = <19200000>; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci operating-points-v2 = <&mdp_opp_table>; 7962306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci interrupt-parent = <&mdss>; 8262306a36Sopenharmony_ci interrupts = <0>; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci ports { 8562306a36Sopenharmony_ci #address-cells = <1>; 8662306a36Sopenharmony_ci #size-cells = <0>; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci port@0 { 8962306a36Sopenharmony_ci reg = <0>; 9062306a36Sopenharmony_ci dpu_intf1_out: endpoint { 9162306a36Sopenharmony_ci remote-endpoint = <&dsi0_in>; 9262306a36Sopenharmony_ci }; 9362306a36Sopenharmony_ci }; 9462306a36Sopenharmony_ci }; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci mdp_opp_table: opp-table { 9762306a36Sopenharmony_ci compatible = "operating-points-v2"; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci opp-200000000 { 10062306a36Sopenharmony_ci opp-hz = /bits/ 64 <200000000>; 10162306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 10262306a36Sopenharmony_ci }; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci opp-300000000 { 10562306a36Sopenharmony_ci opp-hz = /bits/ 64 <300000000>; 10662306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci opp-345000000 { 11062306a36Sopenharmony_ci opp-hz = /bits/ 64 <345000000>; 11162306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci opp-460000000 { 11562306a36Sopenharmony_ci opp-hz = /bits/ 64 <460000000>; 11662306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci... 121