162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,sc7280-mdss.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm SC7280 Display MDSS 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Krishna Manikandan <quic_mkrishn@quicinc.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci Device tree bindings for MSM Mobile Display Subsystem (MDSS) that encapsulates 1462306a36Sopenharmony_ci sub-blocks like DPU display controller, DSI and DP interfaces etc. Device tree 1562306a36Sopenharmony_ci bindings of MDSS are mentioned for SC7280. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci$ref: /schemas/display/msm/mdss-common.yaml# 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciproperties: 2062306a36Sopenharmony_ci compatible: 2162306a36Sopenharmony_ci const: qcom,sc7280-mdss 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clocks: 2462306a36Sopenharmony_ci items: 2562306a36Sopenharmony_ci - description: Display AHB clock from gcc 2662306a36Sopenharmony_ci - description: Display AHB clock from dispcc 2762306a36Sopenharmony_ci - description: Display core clock 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci clock-names: 3062306a36Sopenharmony_ci items: 3162306a36Sopenharmony_ci - const: iface 3262306a36Sopenharmony_ci - const: ahb 3362306a36Sopenharmony_ci - const: core 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci iommus: 3662306a36Sopenharmony_ci maxItems: 1 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci interconnects: 3962306a36Sopenharmony_ci maxItems: 1 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci interconnect-names: 4262306a36Sopenharmony_ci maxItems: 1 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cipatternProperties: 4562306a36Sopenharmony_ci "^display-controller@[0-9a-f]+$": 4662306a36Sopenharmony_ci type: object 4762306a36Sopenharmony_ci properties: 4862306a36Sopenharmony_ci compatible: 4962306a36Sopenharmony_ci const: qcom,sc7280-dpu 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci "^displayport-controller@[0-9a-f]+$": 5262306a36Sopenharmony_ci type: object 5362306a36Sopenharmony_ci properties: 5462306a36Sopenharmony_ci compatible: 5562306a36Sopenharmony_ci const: qcom,sc7280-dp 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci "^dsi@[0-9a-f]+$": 5862306a36Sopenharmony_ci type: object 5962306a36Sopenharmony_ci properties: 6062306a36Sopenharmony_ci compatible: 6162306a36Sopenharmony_ci items: 6262306a36Sopenharmony_ci - const: qcom,sc7280-dsi-ctrl 6362306a36Sopenharmony_ci - const: qcom,mdss-dsi-ctrl 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci "^edp@[0-9a-f]+$": 6662306a36Sopenharmony_ci type: object 6762306a36Sopenharmony_ci properties: 6862306a36Sopenharmony_ci compatible: 6962306a36Sopenharmony_ci const: qcom,sc7280-edp 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci "^phy@[0-9a-f]+$": 7262306a36Sopenharmony_ci type: object 7362306a36Sopenharmony_ci properties: 7462306a36Sopenharmony_ci compatible: 7562306a36Sopenharmony_ci enum: 7662306a36Sopenharmony_ci - qcom,sc7280-dsi-phy-7nm 7762306a36Sopenharmony_ci - qcom,sc7280-edp-phy 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cirequired: 8062306a36Sopenharmony_ci - compatible 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ciunevaluatedProperties: false 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ciexamples: 8562306a36Sopenharmony_ci - | 8662306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,dispcc-sc7280.h> 8762306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sc7280.h> 8862306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 8962306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 9062306a36Sopenharmony_ci #include <dt-bindings/interconnect/qcom,sc7280.h> 9162306a36Sopenharmony_ci #include <dt-bindings/power/qcom-rpmpd.h> 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci display-subsystem@ae00000 { 9462306a36Sopenharmony_ci #address-cells = <1>; 9562306a36Sopenharmony_ci #size-cells = <1>; 9662306a36Sopenharmony_ci compatible = "qcom,sc7280-mdss"; 9762306a36Sopenharmony_ci reg = <0xae00000 0x1000>; 9862306a36Sopenharmony_ci reg-names = "mdss"; 9962306a36Sopenharmony_ci power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>; 10062306a36Sopenharmony_ci clocks = <&gcc GCC_DISP_AHB_CLK>, 10162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 10262306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>; 10362306a36Sopenharmony_ci clock-names = "iface", 10462306a36Sopenharmony_ci "ahb", 10562306a36Sopenharmony_ci "core"; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 10862306a36Sopenharmony_ci interrupt-controller; 10962306a36Sopenharmony_ci #interrupt-cells = <1>; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci interconnects = <&mmss_noc MASTER_MDP0 &mc_virt SLAVE_EBI1>; 11262306a36Sopenharmony_ci interconnect-names = "mdp0-mem"; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci iommus = <&apps_smmu 0x900 0x402>; 11562306a36Sopenharmony_ci ranges; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci display-controller@ae01000 { 11862306a36Sopenharmony_ci compatible = "qcom,sc7280-dpu"; 11962306a36Sopenharmony_ci reg = <0x0ae01000 0x8f000>, 12062306a36Sopenharmony_ci <0x0aeb0000 0x2008>; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci reg-names = "mdp", "vbif"; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 12562306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 12662306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 12762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 12862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>, 12962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 13062306a36Sopenharmony_ci clock-names = "bus", 13162306a36Sopenharmony_ci "nrt_bus", 13262306a36Sopenharmony_ci "iface", 13362306a36Sopenharmony_ci "lut", 13462306a36Sopenharmony_ci "core", 13562306a36Sopenharmony_ci "vsync"; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci interrupt-parent = <&mdss>; 13862306a36Sopenharmony_ci interrupts = <0>; 13962306a36Sopenharmony_ci power-domains = <&rpmhpd SC7280_CX>; 14062306a36Sopenharmony_ci operating-points-v2 = <&mdp_opp_table>; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci ports { 14362306a36Sopenharmony_ci #address-cells = <1>; 14462306a36Sopenharmony_ci #size-cells = <0>; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci port@0 { 14762306a36Sopenharmony_ci reg = <0>; 14862306a36Sopenharmony_ci dpu_intf1_out: endpoint { 14962306a36Sopenharmony_ci remote-endpoint = <&dsi0_in>; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci port@1 { 15462306a36Sopenharmony_ci reg = <1>; 15562306a36Sopenharmony_ci dpu_intf5_out: endpoint { 15662306a36Sopenharmony_ci remote-endpoint = <&edp_in>; 15762306a36Sopenharmony_ci }; 15862306a36Sopenharmony_ci }; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci port@2 { 16162306a36Sopenharmony_ci reg = <2>; 16262306a36Sopenharmony_ci dpu_intf0_out: endpoint { 16362306a36Sopenharmony_ci remote-endpoint = <&dp_in>; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci }; 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci dsi@ae94000 { 17062306a36Sopenharmony_ci compatible = "qcom,sc7280-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 17162306a36Sopenharmony_ci reg = <0x0ae94000 0x400>; 17262306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci interrupt-parent = <&mdss>; 17562306a36Sopenharmony_ci interrupts = <4>; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 17862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 17962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 18062306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_ESC0_CLK>, 18162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 18262306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>; 18362306a36Sopenharmony_ci clock-names = "byte", 18462306a36Sopenharmony_ci "byte_intf", 18562306a36Sopenharmony_ci "pixel", 18662306a36Sopenharmony_ci "core", 18762306a36Sopenharmony_ci "iface", 18862306a36Sopenharmony_ci "bus"; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, 19162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 19262306a36Sopenharmony_ci assigned-clock-parents = <&mdss_dsi_phy 0>, <&mdss_dsi_phy 1>; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 19562306a36Sopenharmony_ci power-domains = <&rpmhpd SC7280_CX>; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci phys = <&mdss_dsi_phy>; 19862306a36Sopenharmony_ci phy-names = "dsi"; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci #address-cells = <1>; 20162306a36Sopenharmony_ci #size-cells = <0>; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci ports { 20462306a36Sopenharmony_ci #address-cells = <1>; 20562306a36Sopenharmony_ci #size-cells = <0>; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci port@0 { 20862306a36Sopenharmony_ci reg = <0>; 20962306a36Sopenharmony_ci dsi0_in: endpoint { 21062306a36Sopenharmony_ci remote-endpoint = <&dpu_intf1_out>; 21162306a36Sopenharmony_ci }; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci port@1 { 21562306a36Sopenharmony_ci reg = <1>; 21662306a36Sopenharmony_ci dsi0_out: endpoint { 21762306a36Sopenharmony_ci }; 21862306a36Sopenharmony_ci }; 21962306a36Sopenharmony_ci }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci dsi_opp_table: opp-table { 22262306a36Sopenharmony_ci compatible = "operating-points-v2"; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci opp-187500000 { 22562306a36Sopenharmony_ci opp-hz = /bits/ 64 <187500000>; 22662306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 22762306a36Sopenharmony_ci }; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci opp-300000000 { 23062306a36Sopenharmony_ci opp-hz = /bits/ 64 <300000000>; 23162306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 23262306a36Sopenharmony_ci }; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci opp-358000000 { 23562306a36Sopenharmony_ci opp-hz = /bits/ 64 <358000000>; 23662306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 23762306a36Sopenharmony_ci }; 23862306a36Sopenharmony_ci }; 23962306a36Sopenharmony_ci }; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci mdss_dsi_phy: phy@ae94400 { 24262306a36Sopenharmony_ci compatible = "qcom,sc7280-dsi-phy-7nm"; 24362306a36Sopenharmony_ci reg = <0x0ae94400 0x200>, 24462306a36Sopenharmony_ci <0x0ae94600 0x280>, 24562306a36Sopenharmony_ci <0x0ae94900 0x280>; 24662306a36Sopenharmony_ci reg-names = "dsi_phy", 24762306a36Sopenharmony_ci "dsi_phy_lane", 24862306a36Sopenharmony_ci "dsi_pll"; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci #clock-cells = <1>; 25162306a36Sopenharmony_ci #phy-cells = <0>; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 25462306a36Sopenharmony_ci <&rpmhcc RPMH_CXO_CLK>; 25562306a36Sopenharmony_ci clock-names = "iface", "ref"; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci vdds-supply = <&vreg_dsi_supply>; 25862306a36Sopenharmony_ci }; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci edp@aea0000 { 26162306a36Sopenharmony_ci compatible = "qcom,sc7280-edp"; 26262306a36Sopenharmony_ci pinctrl-names = "default"; 26362306a36Sopenharmony_ci pinctrl-0 = <&edp_hot_plug_det>; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci reg = <0xaea0000 0x200>, 26662306a36Sopenharmony_ci <0xaea0200 0x200>, 26762306a36Sopenharmony_ci <0xaea0400 0xc00>, 26862306a36Sopenharmony_ci <0xaea1000 0x400>; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci interrupt-parent = <&mdss>; 27162306a36Sopenharmony_ci interrupts = <14>; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 27462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_EDP_AUX_CLK>, 27562306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_EDP_LINK_CLK>, 27662306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_EDP_LINK_INTF_CLK>, 27762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK>; 27862306a36Sopenharmony_ci clock-names = "core_iface", 27962306a36Sopenharmony_ci "core_aux", 28062306a36Sopenharmony_ci "ctrl_link", 28162306a36Sopenharmony_ci "ctrl_link_iface", 28262306a36Sopenharmony_ci "stream_pixel"; 28362306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_EDP_LINK_CLK_SRC>, 28462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK_SRC>; 28562306a36Sopenharmony_ci assigned-clock-parents = <&mdss_edp_phy 0>, <&mdss_edp_phy 1>; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci phys = <&mdss_edp_phy>; 28862306a36Sopenharmony_ci phy-names = "dp"; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci operating-points-v2 = <&edp_opp_table>; 29162306a36Sopenharmony_ci power-domains = <&rpmhpd SC7280_CX>; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci ports { 29462306a36Sopenharmony_ci #address-cells = <1>; 29562306a36Sopenharmony_ci #size-cells = <0>; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci port@0 { 29862306a36Sopenharmony_ci reg = <0>; 29962306a36Sopenharmony_ci edp_in: endpoint { 30062306a36Sopenharmony_ci remote-endpoint = <&dpu_intf5_out>; 30162306a36Sopenharmony_ci }; 30262306a36Sopenharmony_ci }; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci port@1 { 30562306a36Sopenharmony_ci reg = <1>; 30662306a36Sopenharmony_ci mdss_edp_out: endpoint { }; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci }; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci edp_opp_table: opp-table { 31162306a36Sopenharmony_ci compatible = "operating-points-v2"; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci opp-160000000 { 31462306a36Sopenharmony_ci opp-hz = /bits/ 64 <160000000>; 31562306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 31662306a36Sopenharmony_ci }; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci opp-270000000 { 31962306a36Sopenharmony_ci opp-hz = /bits/ 64 <270000000>; 32062306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 32162306a36Sopenharmony_ci }; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci opp-540000000 { 32462306a36Sopenharmony_ci opp-hz = /bits/ 64 <540000000>; 32562306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 32662306a36Sopenharmony_ci }; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci opp-810000000 { 32962306a36Sopenharmony_ci opp-hz = /bits/ 64 <810000000>; 33062306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 33162306a36Sopenharmony_ci }; 33262306a36Sopenharmony_ci }; 33362306a36Sopenharmony_ci }; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci mdss_edp_phy: phy@aec2a00 { 33662306a36Sopenharmony_ci compatible = "qcom,sc7280-edp-phy"; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci reg = <0xaec2a00 0x19c>, 33962306a36Sopenharmony_ci <0xaec2200 0xa0>, 34062306a36Sopenharmony_ci <0xaec2600 0xa0>, 34162306a36Sopenharmony_ci <0xaec2000 0x1c0>; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 34462306a36Sopenharmony_ci <&gcc GCC_EDP_CLKREF_EN>; 34562306a36Sopenharmony_ci clock-names = "aux", 34662306a36Sopenharmony_ci "cfg_ahb"; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci #clock-cells = <1>; 34962306a36Sopenharmony_ci #phy-cells = <0>; 35062306a36Sopenharmony_ci }; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci displayport-controller@ae90000 { 35362306a36Sopenharmony_ci compatible = "qcom,sc7280-dp"; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci reg = <0xae90000 0x200>, 35662306a36Sopenharmony_ci <0xae90200 0x200>, 35762306a36Sopenharmony_ci <0xae90400 0xc00>, 35862306a36Sopenharmony_ci <0xae91000 0x400>, 35962306a36Sopenharmony_ci <0xae91400 0x400>; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci interrupt-parent = <&mdss>; 36262306a36Sopenharmony_ci interrupts = <12>; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 36562306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_DP_AUX_CLK>, 36662306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_DP_LINK_CLK>, 36762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>, 36862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>; 36962306a36Sopenharmony_ci clock-names = "core_iface", 37062306a36Sopenharmony_ci "core_aux", 37162306a36Sopenharmony_ci "ctrl_link", 37262306a36Sopenharmony_ci "ctrl_link_iface", 37362306a36Sopenharmony_ci "stream_pixel"; 37462306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>, 37562306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>; 37662306a36Sopenharmony_ci assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>; 37762306a36Sopenharmony_ci phys = <&dp_phy>; 37862306a36Sopenharmony_ci phy-names = "dp"; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci operating-points-v2 = <&dp_opp_table>; 38162306a36Sopenharmony_ci power-domains = <&rpmhpd SC7280_CX>; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci #sound-dai-cells = <0>; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci ports { 38662306a36Sopenharmony_ci #address-cells = <1>; 38762306a36Sopenharmony_ci #size-cells = <0>; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci port@0 { 39062306a36Sopenharmony_ci reg = <0>; 39162306a36Sopenharmony_ci dp_in: endpoint { 39262306a36Sopenharmony_ci remote-endpoint = <&dpu_intf0_out>; 39362306a36Sopenharmony_ci }; 39462306a36Sopenharmony_ci }; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci port@1 { 39762306a36Sopenharmony_ci reg = <1>; 39862306a36Sopenharmony_ci dp_out: endpoint { }; 39962306a36Sopenharmony_ci }; 40062306a36Sopenharmony_ci }; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci dp_opp_table: opp-table { 40362306a36Sopenharmony_ci compatible = "operating-points-v2"; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci opp-160000000 { 40662306a36Sopenharmony_ci opp-hz = /bits/ 64 <160000000>; 40762306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 40862306a36Sopenharmony_ci }; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci opp-270000000 { 41162306a36Sopenharmony_ci opp-hz = /bits/ 64 <270000000>; 41262306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 41362306a36Sopenharmony_ci }; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci opp-540000000 { 41662306a36Sopenharmony_ci opp-hz = /bits/ 64 <540000000>; 41762306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 41862306a36Sopenharmony_ci }; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci opp-810000000 { 42162306a36Sopenharmony_ci opp-hz = /bits/ 64 <810000000>; 42262306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 42362306a36Sopenharmony_ci }; 42462306a36Sopenharmony_ci }; 42562306a36Sopenharmony_ci }; 42662306a36Sopenharmony_ci }; 42762306a36Sopenharmony_ci... 428