162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,qcm2290-mdss.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Qualcomm QCM220 Display MDSS
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Loic Poulain <loic.poulain@linaro.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription:
1362306a36Sopenharmony_ci  Device tree bindings for MSM Mobile Display Subsystem(MDSS) that encapsulates
1462306a36Sopenharmony_ci  sub-blocks like DPU display controller and DSI. Device tree bindings of MDSS
1562306a36Sopenharmony_ci  are mentioned for QCM2290 target.
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci$ref: /schemas/display/msm/mdss-common.yaml#
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ciproperties:
2062306a36Sopenharmony_ci  compatible:
2162306a36Sopenharmony_ci    const: qcom,qcm2290-mdss
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  clocks:
2462306a36Sopenharmony_ci    items:
2562306a36Sopenharmony_ci      - description: Display AHB clock from gcc
2662306a36Sopenharmony_ci      - description: Display AXI clock
2762306a36Sopenharmony_ci      - description: Display core clock
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  clock-names:
3062306a36Sopenharmony_ci    items:
3162306a36Sopenharmony_ci      - const: iface
3262306a36Sopenharmony_ci      - const: bus
3362306a36Sopenharmony_ci      - const: core
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  iommus:
3662306a36Sopenharmony_ci    maxItems: 2
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci  interconnects:
3962306a36Sopenharmony_ci    maxItems: 1
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci  interconnect-names:
4262306a36Sopenharmony_ci    maxItems: 1
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cipatternProperties:
4562306a36Sopenharmony_ci  "^display-controller@[0-9a-f]+$":
4662306a36Sopenharmony_ci    type: object
4762306a36Sopenharmony_ci    properties:
4862306a36Sopenharmony_ci      compatible:
4962306a36Sopenharmony_ci        const: qcom,qcm2290-dpu
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci  "^dsi@[0-9a-f]+$":
5262306a36Sopenharmony_ci    type: object
5362306a36Sopenharmony_ci    properties:
5462306a36Sopenharmony_ci      compatible:
5562306a36Sopenharmony_ci        const: qcom,dsi-ctrl-6g-qcm2290
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci  "^phy@[0-9a-f]+$":
5862306a36Sopenharmony_ci    type: object
5962306a36Sopenharmony_ci    properties:
6062306a36Sopenharmony_ci      compatible:
6162306a36Sopenharmony_ci        const: qcom,dsi-phy-14nm-2290
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cirequired:
6462306a36Sopenharmony_ci  - compatible
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ciunevaluatedProperties: false
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ciexamples:
6962306a36Sopenharmony_ci  - |
7062306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,dispcc-qcm2290.h>
7162306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,gcc-qcm2290.h>
7262306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,rpmcc.h>
7362306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
7462306a36Sopenharmony_ci    #include <dt-bindings/interconnect/qcom,qcm2290.h>
7562306a36Sopenharmony_ci    #include <dt-bindings/power/qcom-rpmpd.h>
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci    display-subsystem@5e00000 {
7862306a36Sopenharmony_ci        #address-cells = <1>;
7962306a36Sopenharmony_ci        #size-cells = <1>;
8062306a36Sopenharmony_ci        compatible = "qcom,qcm2290-mdss";
8162306a36Sopenharmony_ci        reg = <0x05e00000 0x1000>;
8262306a36Sopenharmony_ci        reg-names = "mdss";
8362306a36Sopenharmony_ci        power-domains = <&dispcc MDSS_GDSC>;
8462306a36Sopenharmony_ci        clocks = <&gcc GCC_DISP_AHB_CLK>,
8562306a36Sopenharmony_ci                 <&gcc GCC_DISP_HF_AXI_CLK>,
8662306a36Sopenharmony_ci                 <&dispcc DISP_CC_MDSS_MDP_CLK>;
8762306a36Sopenharmony_ci        clock-names = "iface", "bus", "core";
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci        interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
9062306a36Sopenharmony_ci        interrupt-controller;
9162306a36Sopenharmony_ci        #interrupt-cells = <1>;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci        interconnects = <&mmrt_virt MASTER_MDP0 &bimc SLAVE_EBI1>;
9462306a36Sopenharmony_ci        interconnect-names = "mdp0-mem";
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci        iommus = <&apps_smmu 0x420 0x2>,
9762306a36Sopenharmony_ci                 <&apps_smmu 0x421 0x0>;
9862306a36Sopenharmony_ci        ranges;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci        display-controller@5e01000 {
10162306a36Sopenharmony_ci            compatible = "qcom,qcm2290-dpu";
10262306a36Sopenharmony_ci            reg = <0x05e01000 0x8f000>,
10362306a36Sopenharmony_ci                  <0x05eb0000 0x2008>;
10462306a36Sopenharmony_ci            reg-names = "mdp", "vbif";
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci            clocks = <&gcc GCC_DISP_HF_AXI_CLK>,
10762306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_AHB_CLK>,
10862306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_MDP_CLK>,
10962306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>,
11062306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
11162306a36Sopenharmony_ci            clock-names = "bus", "iface", "core", "lut", "vsync";
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci            operating-points-v2 = <&mdp_opp_table>;
11462306a36Sopenharmony_ci            power-domains = <&rpmpd QCM2290_VDDCX>;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci            interrupt-parent = <&mdss>;
11762306a36Sopenharmony_ci            interrupts = <0>;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci            ports {
12062306a36Sopenharmony_ci                #address-cells = <1>;
12162306a36Sopenharmony_ci                #size-cells = <0>;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci                port@0 {
12462306a36Sopenharmony_ci                    reg = <0>;
12562306a36Sopenharmony_ci                    dpu_intf1_out: endpoint {
12662306a36Sopenharmony_ci                        remote-endpoint = <&dsi0_in>;
12762306a36Sopenharmony_ci                    };
12862306a36Sopenharmony_ci                };
12962306a36Sopenharmony_ci            };
13062306a36Sopenharmony_ci        };
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci        dsi@5e94000 {
13362306a36Sopenharmony_ci            compatible = "qcom,dsi-ctrl-6g-qcm2290";
13462306a36Sopenharmony_ci            reg = <0x05e94000 0x400>;
13562306a36Sopenharmony_ci            reg-names = "dsi_ctrl";
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci            interrupt-parent = <&mdss>;
13862306a36Sopenharmony_ci            interrupts = <4>;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci            clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
14162306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
14262306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
14362306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_ESC0_CLK>,
14462306a36Sopenharmony_ci                     <&dispcc DISP_CC_MDSS_AHB_CLK>,
14562306a36Sopenharmony_ci                     <&gcc GCC_DISP_HF_AXI_CLK>;
14662306a36Sopenharmony_ci            clock-names = "byte",
14762306a36Sopenharmony_ci                          "byte_intf",
14862306a36Sopenharmony_ci                          "pixel",
14962306a36Sopenharmony_ci                          "core",
15062306a36Sopenharmony_ci                          "iface",
15162306a36Sopenharmony_ci                          "bus";
15262306a36Sopenharmony_ci            assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
15362306a36Sopenharmony_ci            assigned-clock-parents = <&dsi0_phy 0>, <&dsi0_phy 1>;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci            operating-points-v2 = <&dsi_opp_table>;
15662306a36Sopenharmony_ci            power-domains = <&rpmpd QCM2290_VDDCX>;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci            phys = <&dsi0_phy>;
15962306a36Sopenharmony_ci            phy-names = "dsi";
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci            #address-cells = <1>;
16262306a36Sopenharmony_ci            #size-cells = <0>;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci            ports {
16562306a36Sopenharmony_ci                #address-cells = <1>;
16662306a36Sopenharmony_ci                #size-cells = <0>;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci                port@0 {
16962306a36Sopenharmony_ci                    reg = <0>;
17062306a36Sopenharmony_ci                    dsi0_in: endpoint {
17162306a36Sopenharmony_ci                        remote-endpoint = <&dpu_intf1_out>;
17262306a36Sopenharmony_ci                    };
17362306a36Sopenharmony_ci                };
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci                port@1 {
17662306a36Sopenharmony_ci                    reg = <1>;
17762306a36Sopenharmony_ci                    dsi0_out: endpoint {
17862306a36Sopenharmony_ci                    };
17962306a36Sopenharmony_ci                };
18062306a36Sopenharmony_ci            };
18162306a36Sopenharmony_ci        };
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci        dsi0_phy: phy@5e94400 {
18462306a36Sopenharmony_ci            compatible = "qcom,dsi-phy-14nm-2290";
18562306a36Sopenharmony_ci            reg = <0x05e94400 0x100>,
18662306a36Sopenharmony_ci                  <0x05e94500 0x300>,
18762306a36Sopenharmony_ci                  <0x05e94800 0x188>;
18862306a36Sopenharmony_ci            reg-names = "dsi_phy",
18962306a36Sopenharmony_ci                        "dsi_phy_lane",
19062306a36Sopenharmony_ci                        "dsi_pll";
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci            #clock-cells = <1>;
19362306a36Sopenharmony_ci            #phy-cells = <0>;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci            clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, <&rpmcc RPM_SMD_XO_CLK_SRC>;
19662306a36Sopenharmony_ci            clock-names = "iface", "ref";
19762306a36Sopenharmony_ci            vcca-supply = <&vreg_dsi_phy>;
19862306a36Sopenharmony_ci        };
19962306a36Sopenharmony_ci    };
20062306a36Sopenharmony_ci...
201