162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,msm8998-mdss.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm MSM8998 Display MDSS 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - AngeloGioacchino Del Regno <angelogioacchino.delregno@somainline.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci Device tree bindings for MSM Mobile Display Subsystem(MDSS) that encapsulates 1462306a36Sopenharmony_ci sub-blocks like DPU display controller, DSI and DP interfaces etc. Device tree 1562306a36Sopenharmony_ci bindings of MDSS are mentioned for MSM8998 target. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci$ref: /schemas/display/msm/mdss-common.yaml# 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciproperties: 2062306a36Sopenharmony_ci compatible: 2162306a36Sopenharmony_ci const: qcom,msm8998-mdss 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clocks: 2462306a36Sopenharmony_ci items: 2562306a36Sopenharmony_ci - description: Display AHB clock 2662306a36Sopenharmony_ci - description: Display AXI clock 2762306a36Sopenharmony_ci - description: Display core clock 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci clock-names: 3062306a36Sopenharmony_ci items: 3162306a36Sopenharmony_ci - const: iface 3262306a36Sopenharmony_ci - const: bus 3362306a36Sopenharmony_ci - const: core 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci iommus: 3662306a36Sopenharmony_ci maxItems: 1 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cipatternProperties: 3962306a36Sopenharmony_ci "^display-controller@[0-9a-f]+$": 4062306a36Sopenharmony_ci type: object 4162306a36Sopenharmony_ci properties: 4262306a36Sopenharmony_ci compatible: 4362306a36Sopenharmony_ci const: qcom,msm8998-dpu 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci "^dsi@[0-9a-f]+$": 4662306a36Sopenharmony_ci type: object 4762306a36Sopenharmony_ci properties: 4862306a36Sopenharmony_ci compatible: 4962306a36Sopenharmony_ci items: 5062306a36Sopenharmony_ci - const: qcom,msm8998-dsi-ctrl 5162306a36Sopenharmony_ci - const: qcom,mdss-dsi-ctrl 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci "^phy@[0-9a-f]+$": 5462306a36Sopenharmony_ci type: object 5562306a36Sopenharmony_ci properties: 5662306a36Sopenharmony_ci compatible: 5762306a36Sopenharmony_ci const: qcom,dsi-phy-10nm-8998 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cirequired: 6062306a36Sopenharmony_ci - compatible 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ciunevaluatedProperties: false 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ciexamples: 6562306a36Sopenharmony_ci - | 6662306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,mmcc-msm8998.h> 6762306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmcc.h> 6862306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 6962306a36Sopenharmony_ci #include <dt-bindings/power/qcom-rpmpd.h> 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci display-subsystem@c900000 { 7262306a36Sopenharmony_ci compatible = "qcom,msm8998-mdss"; 7362306a36Sopenharmony_ci reg = <0x0c900000 0x1000>; 7462306a36Sopenharmony_ci reg-names = "mdss"; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci clocks = <&mmcc MDSS_AHB_CLK>, 7762306a36Sopenharmony_ci <&mmcc MDSS_AXI_CLK>, 7862306a36Sopenharmony_ci <&mmcc MDSS_MDP_CLK>; 7962306a36Sopenharmony_ci clock-names = "iface", "bus", "core"; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci #address-cells = <1>; 8262306a36Sopenharmony_ci #interrupt-cells = <1>; 8362306a36Sopenharmony_ci #size-cells = <1>; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 8662306a36Sopenharmony_ci interrupt-controller; 8762306a36Sopenharmony_ci iommus = <&mmss_smmu 0>; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci power-domains = <&mmcc MDSS_GDSC>; 9062306a36Sopenharmony_ci ranges; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci display-controller@c901000 { 9362306a36Sopenharmony_ci compatible = "qcom,msm8998-dpu"; 9462306a36Sopenharmony_ci reg = <0x0c901000 0x8f000>, 9562306a36Sopenharmony_ci <0x0c9a8e00 0xf0>, 9662306a36Sopenharmony_ci <0x0c9b0000 0x2008>, 9762306a36Sopenharmony_ci <0x0c9b8000 0x1040>; 9862306a36Sopenharmony_ci reg-names = "mdp", "regdma", "vbif", "vbif_nrt"; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci clocks = <&mmcc MDSS_AHB_CLK>, 10162306a36Sopenharmony_ci <&mmcc MDSS_AXI_CLK>, 10262306a36Sopenharmony_ci <&mmcc MNOC_AHB_CLK>, 10362306a36Sopenharmony_ci <&mmcc MDSS_MDP_CLK>, 10462306a36Sopenharmony_ci <&mmcc MDSS_VSYNC_CLK>; 10562306a36Sopenharmony_ci clock-names = "iface", "bus", "mnoc", "core", "vsync"; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci interrupt-parent = <&mdss>; 10862306a36Sopenharmony_ci interrupts = <0>; 10962306a36Sopenharmony_ci operating-points-v2 = <&mdp_opp_table>; 11062306a36Sopenharmony_ci power-domains = <&rpmpd MSM8998_VDDMX>; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci ports { 11362306a36Sopenharmony_ci #address-cells = <1>; 11462306a36Sopenharmony_ci #size-cells = <0>; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci port@0 { 11762306a36Sopenharmony_ci reg = <0>; 11862306a36Sopenharmony_ci dpu_intf1_out: endpoint { 11962306a36Sopenharmony_ci remote-endpoint = <&dsi0_in>; 12062306a36Sopenharmony_ci }; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci port@1 { 12462306a36Sopenharmony_ci reg = <1>; 12562306a36Sopenharmony_ci dpu_intf2_out: endpoint { 12662306a36Sopenharmony_ci remote-endpoint = <&dsi1_in>; 12762306a36Sopenharmony_ci }; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci }; 13062306a36Sopenharmony_ci }; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci dsi@c994000 { 13362306a36Sopenharmony_ci compatible = "qcom,msm8998-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 13462306a36Sopenharmony_ci reg = <0x0c994000 0x400>; 13562306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci interrupt-parent = <&mdss>; 13862306a36Sopenharmony_ci interrupts = <4>; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci clocks = <&mmcc MDSS_BYTE0_CLK>, 14162306a36Sopenharmony_ci <&mmcc MDSS_BYTE0_INTF_CLK>, 14262306a36Sopenharmony_ci <&mmcc MDSS_PCLK0_CLK>, 14362306a36Sopenharmony_ci <&mmcc MDSS_ESC0_CLK>, 14462306a36Sopenharmony_ci <&mmcc MDSS_AHB_CLK>, 14562306a36Sopenharmony_ci <&mmcc MDSS_AXI_CLK>; 14662306a36Sopenharmony_ci clock-names = "byte", 14762306a36Sopenharmony_ci "byte_intf", 14862306a36Sopenharmony_ci "pixel", 14962306a36Sopenharmony_ci "core", 15062306a36Sopenharmony_ci "iface", 15162306a36Sopenharmony_ci "bus"; 15262306a36Sopenharmony_ci assigned-clocks = <&mmcc BYTE0_CLK_SRC>, <&mmcc PCLK0_CLK_SRC>; 15362306a36Sopenharmony_ci assigned-clock-parents = <&dsi0_phy 0>, <&dsi0_phy 1>; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 15662306a36Sopenharmony_ci power-domains = <&rpmpd MSM8998_VDDCX>; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci phys = <&dsi0_phy>; 15962306a36Sopenharmony_ci phy-names = "dsi"; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci #address-cells = <1>; 16262306a36Sopenharmony_ci #size-cells = <0>; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci ports { 16562306a36Sopenharmony_ci #address-cells = <1>; 16662306a36Sopenharmony_ci #size-cells = <0>; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci port@0 { 16962306a36Sopenharmony_ci reg = <0>; 17062306a36Sopenharmony_ci dsi0_in: endpoint { 17162306a36Sopenharmony_ci remote-endpoint = <&dpu_intf1_out>; 17262306a36Sopenharmony_ci }; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci port@1 { 17662306a36Sopenharmony_ci reg = <1>; 17762306a36Sopenharmony_ci dsi0_out: endpoint { 17862306a36Sopenharmony_ci }; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci }; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci dsi0_phy: phy@c994400 { 18462306a36Sopenharmony_ci compatible = "qcom,dsi-phy-10nm-8998"; 18562306a36Sopenharmony_ci reg = <0x0c994400 0x200>, 18662306a36Sopenharmony_ci <0x0c994600 0x280>, 18762306a36Sopenharmony_ci <0x0c994a00 0x1e0>; 18862306a36Sopenharmony_ci reg-names = "dsi_phy", 18962306a36Sopenharmony_ci "dsi_phy_lane", 19062306a36Sopenharmony_ci "dsi_pll"; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci #clock-cells = <1>; 19362306a36Sopenharmony_ci #phy-cells = <0>; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci clocks = <&mmcc MDSS_AHB_CLK>, 19662306a36Sopenharmony_ci <&rpmcc RPM_SMD_XO_CLK_SRC>; 19762306a36Sopenharmony_ci clock-names = "iface", "ref"; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci vdds-supply = <&pm8998_l1>; 20062306a36Sopenharmony_ci }; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci dsi@c996000 { 20362306a36Sopenharmony_ci compatible = "qcom,msm8998-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 20462306a36Sopenharmony_ci reg = <0x0c996000 0x400>; 20562306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci interrupt-parent = <&mdss>; 20862306a36Sopenharmony_ci interrupts = <5>; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci clocks = <&mmcc MDSS_BYTE1_CLK>, 21162306a36Sopenharmony_ci <&mmcc MDSS_BYTE1_INTF_CLK>, 21262306a36Sopenharmony_ci <&mmcc MDSS_PCLK1_CLK>, 21362306a36Sopenharmony_ci <&mmcc MDSS_ESC1_CLK>, 21462306a36Sopenharmony_ci <&mmcc MDSS_AHB_CLK>, 21562306a36Sopenharmony_ci <&mmcc MDSS_AXI_CLK>; 21662306a36Sopenharmony_ci clock-names = "byte", 21762306a36Sopenharmony_ci "byte_intf", 21862306a36Sopenharmony_ci "pixel", 21962306a36Sopenharmony_ci "core", 22062306a36Sopenharmony_ci "iface", 22162306a36Sopenharmony_ci "bus"; 22262306a36Sopenharmony_ci assigned-clocks = <&mmcc BYTE1_CLK_SRC>, <&mmcc PCLK1_CLK_SRC>; 22362306a36Sopenharmony_ci assigned-clock-parents = <&dsi1_phy 0>, <&dsi1_phy 1>; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 22662306a36Sopenharmony_ci power-domains = <&rpmpd MSM8998_VDDCX>; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci phys = <&dsi1_phy>; 22962306a36Sopenharmony_ci phy-names = "dsi"; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci #address-cells = <1>; 23262306a36Sopenharmony_ci #size-cells = <0>; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci ports { 23562306a36Sopenharmony_ci #address-cells = <1>; 23662306a36Sopenharmony_ci #size-cells = <0>; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci port@0 { 23962306a36Sopenharmony_ci reg = <0>; 24062306a36Sopenharmony_ci dsi1_in: endpoint { 24162306a36Sopenharmony_ci remote-endpoint = <&dpu_intf2_out>; 24262306a36Sopenharmony_ci }; 24362306a36Sopenharmony_ci }; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci port@1 { 24662306a36Sopenharmony_ci reg = <1>; 24762306a36Sopenharmony_ci dsi1_out: endpoint { 24862306a36Sopenharmony_ci }; 24962306a36Sopenharmony_ci }; 25062306a36Sopenharmony_ci }; 25162306a36Sopenharmony_ci }; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci dsi1_phy: phy@c996400 { 25462306a36Sopenharmony_ci compatible = "qcom,dsi-phy-10nm-8998"; 25562306a36Sopenharmony_ci reg = <0x0c996400 0x200>, 25662306a36Sopenharmony_ci <0x0c996600 0x280>, 25762306a36Sopenharmony_ci <0x0c996a00 0x10e>; 25862306a36Sopenharmony_ci reg-names = "dsi_phy", 25962306a36Sopenharmony_ci "dsi_phy_lane", 26062306a36Sopenharmony_ci "dsi_pll"; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci #clock-cells = <1>; 26362306a36Sopenharmony_ci #phy-cells = <0>; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci clocks = <&mmcc MDSS_AHB_CLK>, 26662306a36Sopenharmony_ci <&rpmcc RPM_SMD_XO_CLK_SRC>; 26762306a36Sopenharmony_ci clock-names = "iface", "ref"; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci vdds-supply = <&pm8998_l1>; 27062306a36Sopenharmony_ci }; 27162306a36Sopenharmony_ci }; 27262306a36Sopenharmony_ci... 273