162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
262306a36Sopenharmony_ci# Copyright 2019 NXP
362306a36Sopenharmony_ci%YAML 1.2
462306a36Sopenharmony_ci---
562306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/imx/nxp,imx8mq-dcss.yaml#
662306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
762306a36Sopenharmony_ci
862306a36Sopenharmony_cititle: iMX8MQ Display Controller Subsystem (DCSS)
962306a36Sopenharmony_ci
1062306a36Sopenharmony_cimaintainers:
1162306a36Sopenharmony_ci  - Laurentiu Palcu <laurentiu.palcu@nxp.com>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cidescription:
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci  The DCSS (display controller sub system) is used to source up to three
1662306a36Sopenharmony_ci  display buffers, compose them, and drive a display using HDMI 2.0a(with HDCP
1762306a36Sopenharmony_ci  2.2) or MIPI-DSI. The DCSS is intended to support up to 4kp60 displays. HDR10
1862306a36Sopenharmony_ci  image processing capabilities are included to provide a solution capable of
1962306a36Sopenharmony_ci  driving next generation high dynamic range displays.
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ciproperties:
2262306a36Sopenharmony_ci  compatible:
2362306a36Sopenharmony_ci    const: nxp,imx8mq-dcss
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  reg:
2662306a36Sopenharmony_ci    items:
2762306a36Sopenharmony_ci      - description: DCSS base address and size, up to IRQ steer start
2862306a36Sopenharmony_ci      - description: DCSS BLKCTL base address and size
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci  interrupts:
3162306a36Sopenharmony_ci    items:
3262306a36Sopenharmony_ci      - description: Context loader completion and error interrupt
3362306a36Sopenharmony_ci      - description: DTG interrupt used to signal context loader trigger time
3462306a36Sopenharmony_ci      - description: DTG interrupt for Vblank
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci  interrupt-names:
3762306a36Sopenharmony_ci    items:
3862306a36Sopenharmony_ci      - const: ctxld
3962306a36Sopenharmony_ci      - const: ctxld_kick
4062306a36Sopenharmony_ci      - const: vblank
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  clocks:
4362306a36Sopenharmony_ci    items:
4462306a36Sopenharmony_ci      - description: Display APB clock for all peripheral PIO access interfaces
4562306a36Sopenharmony_ci      - description: Display AXI clock needed by DPR, Scaler, RTRAM_CTRL
4662306a36Sopenharmony_ci      - description: RTRAM clock
4762306a36Sopenharmony_ci      - description: Pixel clock, can be driven either by HDMI phy clock or MIPI
4862306a36Sopenharmony_ci      - description: DTRC clock, needed by video decompressor
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci  clock-names:
5162306a36Sopenharmony_ci    items:
5262306a36Sopenharmony_ci      - const: apb
5362306a36Sopenharmony_ci      - const: axi
5462306a36Sopenharmony_ci      - const: rtrm
5562306a36Sopenharmony_ci      - const: pix
5662306a36Sopenharmony_ci      - const: dtrc
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci  assigned-clocks:
5962306a36Sopenharmony_ci    items:
6062306a36Sopenharmony_ci      - description: Phandle and clock specifier of IMX8MQ_CLK_DISP_AXI_ROOT
6162306a36Sopenharmony_ci      - description: Phandle and clock specifier of IMX8MQ_CLK_DISP_RTRM
6262306a36Sopenharmony_ci      - description: Phandle and clock specifier of either IMX8MQ_VIDEO2_PLL1_REF_SEL or
6362306a36Sopenharmony_ci                     IMX8MQ_VIDEO_PLL1_REF_SEL
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci  assigned-clock-parents:
6662306a36Sopenharmony_ci    items:
6762306a36Sopenharmony_ci      - description: Phandle and clock specifier of IMX8MQ_SYS1_PLL_800M
6862306a36Sopenharmony_ci      - description: Phandle and clock specifier of IMX8MQ_SYS1_PLL_800M
6962306a36Sopenharmony_ci      - description: Phandle and clock specifier of IMX8MQ_CLK_27M
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci  assigned-clock-rates:
7262306a36Sopenharmony_ci    items:
7362306a36Sopenharmony_ci      - description: Must be 800 MHz
7462306a36Sopenharmony_ci      - description: Must be 400 MHz
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci  port:
7762306a36Sopenharmony_ci    $ref: /schemas/graph.yaml#/properties/port
7862306a36Sopenharmony_ci    description:
7962306a36Sopenharmony_ci      A port node pointing to the input port of a HDMI/DP or MIPI display bridge.
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ciadditionalProperties: false
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ciexamples:
8462306a36Sopenharmony_ci  - |
8562306a36Sopenharmony_ci    #include <dt-bindings/clock/imx8mq-clock.h>
8662306a36Sopenharmony_ci    dcss: display-controller@32e00000 {
8762306a36Sopenharmony_ci        compatible = "nxp,imx8mq-dcss";
8862306a36Sopenharmony_ci        reg = <0x32e00000 0x2d000>, <0x32e2f000 0x1000>;
8962306a36Sopenharmony_ci        interrupts = <6>, <8>, <9>;
9062306a36Sopenharmony_ci        interrupt-names = "ctxld", "ctxld_kick", "vblank";
9162306a36Sopenharmony_ci        interrupt-parent = <&irqsteer>;
9262306a36Sopenharmony_ci        clocks = <&clk IMX8MQ_CLK_DISP_APB_ROOT>, <&clk IMX8MQ_CLK_DISP_AXI_ROOT>,
9362306a36Sopenharmony_ci                 <&clk IMX8MQ_CLK_DISP_RTRM_ROOT>, <&clk IMX8MQ_VIDEO2_PLL_OUT>,
9462306a36Sopenharmony_ci                 <&clk IMX8MQ_CLK_DISP_DTRC>;
9562306a36Sopenharmony_ci        clock-names = "apb", "axi", "rtrm", "pix", "dtrc";
9662306a36Sopenharmony_ci        assigned-clocks = <&clk IMX8MQ_CLK_DISP_AXI>, <&clk IMX8MQ_CLK_DISP_RTRM>,
9762306a36Sopenharmony_ci                          <&clk IMX8MQ_VIDEO2_PLL1_REF_SEL>;
9862306a36Sopenharmony_ci        assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_800M>, <&clk IMX8MQ_SYS1_PLL_800M>,
9962306a36Sopenharmony_ci                                 <&clk IMX8MQ_CLK_27M>;
10062306a36Sopenharmony_ci        assigned-clock-rates = <800000000>,
10162306a36Sopenharmony_ci                               <400000000>;
10262306a36Sopenharmony_ci        port {
10362306a36Sopenharmony_ci            dcss_out: endpoint {
10462306a36Sopenharmony_ci                remote-endpoint = <&hdmi_in>;
10562306a36Sopenharmony_ci            };
10662306a36Sopenharmony_ci        };
10762306a36Sopenharmony_ci    };
108