162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/bridge/renesas,dsi-csi2-tx.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Renesas R-Car MIPI DSI/CSI-2 Encoder 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Laurent Pinchart <laurent.pinchart+renesas@ideasonboard.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci This binding describes the MIPI DSI/CSI-2 encoder embedded in the Renesas 1462306a36Sopenharmony_ci R-Car Gen4 SoCs. The encoder can operate in either DSI or CSI-2 mode, with up 1562306a36Sopenharmony_ci to four data lanes. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciproperties: 1862306a36Sopenharmony_ci compatible: 1962306a36Sopenharmony_ci enum: 2062306a36Sopenharmony_ci - renesas,r8a779a0-dsi-csi2-tx # for V3U 2162306a36Sopenharmony_ci - renesas,r8a779g0-dsi-csi2-tx # for V4H 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci reg: 2462306a36Sopenharmony_ci maxItems: 1 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci clocks: 2762306a36Sopenharmony_ci items: 2862306a36Sopenharmony_ci - description: Functional clock 2962306a36Sopenharmony_ci - description: DSI (and CSI-2) functional clock 3062306a36Sopenharmony_ci - description: PLL reference clock 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci clock-names: 3362306a36Sopenharmony_ci items: 3462306a36Sopenharmony_ci - const: fck 3562306a36Sopenharmony_ci - const: dsi 3662306a36Sopenharmony_ci - const: pll 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci power-domains: 3962306a36Sopenharmony_ci maxItems: 1 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci resets: 4262306a36Sopenharmony_ci maxItems: 1 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci ports: 4562306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/ports 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci properties: 4862306a36Sopenharmony_ci port@0: 4962306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/port 5062306a36Sopenharmony_ci description: Parallel input port 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci port@1: 5362306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/$defs/port-base 5462306a36Sopenharmony_ci unevaluatedProperties: false 5562306a36Sopenharmony_ci description: DSI/CSI-2 output port 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci properties: 5862306a36Sopenharmony_ci endpoint: 5962306a36Sopenharmony_ci $ref: /schemas/media/video-interfaces.yaml# 6062306a36Sopenharmony_ci unevaluatedProperties: false 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci properties: 6362306a36Sopenharmony_ci data-lanes: 6462306a36Sopenharmony_ci minItems: 1 6562306a36Sopenharmony_ci maxItems: 4 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci required: 6862306a36Sopenharmony_ci - data-lanes 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci required: 7162306a36Sopenharmony_ci - port@0 7262306a36Sopenharmony_ci - port@1 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cirequired: 7562306a36Sopenharmony_ci - compatible 7662306a36Sopenharmony_ci - reg 7762306a36Sopenharmony_ci - clocks 7862306a36Sopenharmony_ci - power-domains 7962306a36Sopenharmony_ci - resets 8062306a36Sopenharmony_ci - ports 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ciadditionalProperties: false 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ciexamples: 8562306a36Sopenharmony_ci - | 8662306a36Sopenharmony_ci #include <dt-bindings/clock/r8a779a0-cpg-mssr.h> 8762306a36Sopenharmony_ci #include <dt-bindings/power/r8a779a0-sysc.h> 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci dsi0: dsi-encoder@fed80000 { 9062306a36Sopenharmony_ci compatible = "renesas,r8a779a0-dsi-csi2-tx"; 9162306a36Sopenharmony_ci reg = <0xfed80000 0x10000>; 9262306a36Sopenharmony_ci power-domains = <&sysc R8A779A0_PD_ALWAYS_ON>; 9362306a36Sopenharmony_ci clocks = <&cpg CPG_MOD 415>, 9462306a36Sopenharmony_ci <&cpg CPG_CORE R8A779A0_CLK_DSI>, 9562306a36Sopenharmony_ci <&cpg CPG_CORE R8A779A0_CLK_CP>; 9662306a36Sopenharmony_ci clock-names = "fck", "dsi", "pll"; 9762306a36Sopenharmony_ci resets = <&cpg 415>; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci ports { 10062306a36Sopenharmony_ci #address-cells = <1>; 10162306a36Sopenharmony_ci #size-cells = <0>; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci port@0 { 10462306a36Sopenharmony_ci reg = <0>; 10562306a36Sopenharmony_ci dsi0_in: endpoint { 10662306a36Sopenharmony_ci remote-endpoint = <&du_out_dsi0>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci port@1 { 11162306a36Sopenharmony_ci reg = <1>; 11262306a36Sopenharmony_ci dsi0_out: endpoint { 11362306a36Sopenharmony_ci data-lanes = <1 2>; 11462306a36Sopenharmony_ci remote-endpoint = <&sn65dsi86_in>; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci }; 11962306a36Sopenharmony_ci... 120