162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/bridge/fsl,imx8qxp-ldb.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Freescale i.MX8qm/qxp LVDS Display Bridge
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Liu Ying <victor.liu@nxp.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |
1362306a36Sopenharmony_ci  The Freescale i.MX8qm/qxp LVDS Display Bridge(LDB) has two channels.
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci  The i.MX8qm/qxp LDB is controlled by Control and Status Registers(CSR) module.
1662306a36Sopenharmony_ci  The CSR module, as a system controller, contains the LDB's configuration
1762306a36Sopenharmony_ci  registers.
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci  For i.MX8qxp LDB, each channel supports up to 24bpp parallel input color
2062306a36Sopenharmony_ci  format and can map the input to VESA or JEIDA standards.  The two channels
2162306a36Sopenharmony_ci  cannot be used simultaneously, that is to say, the user should pick one of
2262306a36Sopenharmony_ci  them to use.  Two LDB channels from two LDB instances can work together in
2362306a36Sopenharmony_ci  LDB split mode to support a dual link LVDS display.  The channel indexes
2462306a36Sopenharmony_ci  have to be different.  Channel0 outputs odd pixels and channel1 outputs
2562306a36Sopenharmony_ci  even pixels.
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci  For i.MX8qm LDB, each channel additionally supports up to 30bpp parallel
2862306a36Sopenharmony_ci  input color format.  The two channels can be used simultaneously, either
2962306a36Sopenharmony_ci  in dual mode or split mode.  In dual mode, the two channels output identical
3062306a36Sopenharmony_ci  data.  In split mode, channel0 outputs odd pixels and channel1 outputs even
3162306a36Sopenharmony_ci  pixels.
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci  A side note is that i.MX8qm/qxp LDB is officially called pixel mapper in
3462306a36Sopenharmony_ci  the SoC reference manuals.  The pixel mapper uses logic of LDBs embedded in
3562306a36Sopenharmony_ci  i.MX6qdl/sx SoCs, i.e., it is essentially based on them.  To keep the naming
3662306a36Sopenharmony_ci  consistency, this binding calls it LDB.
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ciproperties:
3962306a36Sopenharmony_ci  compatible:
4062306a36Sopenharmony_ci    enum:
4162306a36Sopenharmony_ci      - fsl,imx8qm-ldb
4262306a36Sopenharmony_ci      - fsl,imx8qxp-ldb
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci  "#address-cells":
4562306a36Sopenharmony_ci    const: 1
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci  "#size-cells":
4862306a36Sopenharmony_ci    const: 0
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci  clocks:
5162306a36Sopenharmony_ci    items:
5262306a36Sopenharmony_ci      - description: pixel clock
5362306a36Sopenharmony_ci      - description: bypass clock
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci  clock-names:
5662306a36Sopenharmony_ci    items:
5762306a36Sopenharmony_ci      - const: pixel
5862306a36Sopenharmony_ci      - const: bypass
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci  power-domains:
6162306a36Sopenharmony_ci    maxItems: 1
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci  fsl,companion-ldb:
6462306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
6562306a36Sopenharmony_ci    description: |
6662306a36Sopenharmony_ci      A phandle which points to companion LDB which is used in LDB split mode.
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cipatternProperties:
6962306a36Sopenharmony_ci  "^channel@[0-1]$":
7062306a36Sopenharmony_ci    type: object
7162306a36Sopenharmony_ci    description: Represents a channel of LDB.
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci    properties:
7462306a36Sopenharmony_ci      "#address-cells":
7562306a36Sopenharmony_ci        const: 1
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci      "#size-cells":
7862306a36Sopenharmony_ci        const: 0
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci      reg:
8162306a36Sopenharmony_ci        description: The channel index.
8262306a36Sopenharmony_ci        enum: [ 0, 1 ]
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci      phys:
8562306a36Sopenharmony_ci        description: A phandle to the phy module representing the LVDS PHY.
8662306a36Sopenharmony_ci        maxItems: 1
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci      phy-names:
8962306a36Sopenharmony_ci        const: lvds_phy
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci      port@0:
9262306a36Sopenharmony_ci        $ref: /schemas/graph.yaml#/properties/port
9362306a36Sopenharmony_ci        description: Input port of the channel.
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci      port@1:
9662306a36Sopenharmony_ci        $ref: /schemas/graph.yaml#/properties/port
9762306a36Sopenharmony_ci        description: Output port of the channel.
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci    required:
10062306a36Sopenharmony_ci      - "#address-cells"
10162306a36Sopenharmony_ci      - "#size-cells"
10262306a36Sopenharmony_ci      - reg
10362306a36Sopenharmony_ci      - phys
10462306a36Sopenharmony_ci      - phy-names
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci    additionalProperties: false
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cirequired:
10962306a36Sopenharmony_ci  - compatible
11062306a36Sopenharmony_ci  - "#address-cells"
11162306a36Sopenharmony_ci  - "#size-cells"
11262306a36Sopenharmony_ci  - clocks
11362306a36Sopenharmony_ci  - clock-names
11462306a36Sopenharmony_ci  - power-domains
11562306a36Sopenharmony_ci  - channel@0
11662306a36Sopenharmony_ci  - channel@1
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ciallOf:
11962306a36Sopenharmony_ci  - if:
12062306a36Sopenharmony_ci      properties:
12162306a36Sopenharmony_ci        compatible:
12262306a36Sopenharmony_ci          contains:
12362306a36Sopenharmony_ci            const: fsl,imx8qm-ldb
12462306a36Sopenharmony_ci    then:
12562306a36Sopenharmony_ci      properties:
12662306a36Sopenharmony_ci        fsl,companion-ldb: false
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ciadditionalProperties: false
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ciexamples:
13162306a36Sopenharmony_ci  - |
13262306a36Sopenharmony_ci    #include <dt-bindings/firmware/imx/rsrc.h>
13362306a36Sopenharmony_ci    ldb {
13462306a36Sopenharmony_ci        #address-cells = <1>;
13562306a36Sopenharmony_ci        #size-cells = <0>;
13662306a36Sopenharmony_ci        compatible = "fsl,imx8qxp-ldb";
13762306a36Sopenharmony_ci        clocks = <&clk IMX_SC_R_LVDS_0 IMX_SC_PM_CLK_MISC2>,
13862306a36Sopenharmony_ci                 <&clk IMX_SC_R_LVDS_0 IMX_SC_PM_CLK_BYPASS>;
13962306a36Sopenharmony_ci        clock-names = "pixel", "bypass";
14062306a36Sopenharmony_ci        power-domains = <&pd IMX_SC_R_LVDS_0>;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci        channel@0 {
14362306a36Sopenharmony_ci            #address-cells = <1>;
14462306a36Sopenharmony_ci            #size-cells = <0>;
14562306a36Sopenharmony_ci            reg = <0>;
14662306a36Sopenharmony_ci            phys = <&mipi_lvds_0_phy>;
14762306a36Sopenharmony_ci            phy-names = "lvds_phy";
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci            port@0 {
15062306a36Sopenharmony_ci                reg = <0>;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci                mipi_lvds_0_ldb_ch0_mipi_lvds_0_pxl2dpi: endpoint {
15362306a36Sopenharmony_ci                    remote-endpoint = <&mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch0>;
15462306a36Sopenharmony_ci                };
15562306a36Sopenharmony_ci            };
15662306a36Sopenharmony_ci        };
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci        channel@1 {
15962306a36Sopenharmony_ci            #address-cells = <1>;
16062306a36Sopenharmony_ci            #size-cells = <0>;
16162306a36Sopenharmony_ci            reg = <1>;
16262306a36Sopenharmony_ci            phys = <&mipi_lvds_0_phy>;
16362306a36Sopenharmony_ci            phy-names = "lvds_phy";
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci            port@0 {
16662306a36Sopenharmony_ci                reg = <0>;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci                mipi_lvds_0_ldb_ch1_mipi_lvds_0_pxl2dpi: endpoint {
16962306a36Sopenharmony_ci                    remote-endpoint = <&mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch1>;
17062306a36Sopenharmony_ci                };
17162306a36Sopenharmony_ci            };
17262306a36Sopenharmony_ci        };
17362306a36Sopenharmony_ci    };
174