162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/xlnx,clocking-wizard.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Xilinx clocking wizard 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Shubhrajyoti Datta <shubhrajyoti.datta@amd.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci The clocking wizard is a soft ip clocking block of Xilinx versal. It 1462306a36Sopenharmony_ci reads required input clock frequencies from the devicetree and acts as clock 1562306a36Sopenharmony_ci clock output. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciproperties: 1862306a36Sopenharmony_ci compatible: 1962306a36Sopenharmony_ci enum: 2062306a36Sopenharmony_ci - xlnx,clocking-wizard 2162306a36Sopenharmony_ci - xlnx,clocking-wizard-v5.2 2262306a36Sopenharmony_ci - xlnx,clocking-wizard-v6.0 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci reg: 2662306a36Sopenharmony_ci maxItems: 1 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci "#clock-cells": 2962306a36Sopenharmony_ci const: 1 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci clocks: 3262306a36Sopenharmony_ci items: 3362306a36Sopenharmony_ci - description: clock input 3462306a36Sopenharmony_ci - description: axi clock 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci clock-names: 3762306a36Sopenharmony_ci items: 3862306a36Sopenharmony_ci - const: clk_in1 3962306a36Sopenharmony_ci - const: s_axi_aclk 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci xlnx,speed-grade: 4362306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 4462306a36Sopenharmony_ci enum: [1, 2, 3] 4562306a36Sopenharmony_ci description: 4662306a36Sopenharmony_ci Speed grade of the device. Higher the speed grade faster is the FPGA device. 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci xlnx,nr-outputs: 4962306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 5062306a36Sopenharmony_ci minimum: 1 5162306a36Sopenharmony_ci maximum: 8 5262306a36Sopenharmony_ci description: 5362306a36Sopenharmony_ci Number of outputs. 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cirequired: 5662306a36Sopenharmony_ci - compatible 5762306a36Sopenharmony_ci - reg 5862306a36Sopenharmony_ci - "#clock-cells" 5962306a36Sopenharmony_ci - clocks 6062306a36Sopenharmony_ci - clock-names 6162306a36Sopenharmony_ci - xlnx,speed-grade 6262306a36Sopenharmony_ci - xlnx,nr-outputs 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ciadditionalProperties: false 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ciexamples: 6762306a36Sopenharmony_ci - | 6862306a36Sopenharmony_ci clock-controller@b0000000 { 6962306a36Sopenharmony_ci compatible = "xlnx,clocking-wizard"; 7062306a36Sopenharmony_ci reg = <0xb0000000 0x10000>; 7162306a36Sopenharmony_ci #clock-cells = <1>; 7262306a36Sopenharmony_ci xlnx,speed-grade = <1>; 7362306a36Sopenharmony_ci xlnx,nr-outputs = <6>; 7462306a36Sopenharmony_ci clock-names = "clk_in1", "s_axi_aclk"; 7562306a36Sopenharmony_ci clocks = <&clkc 15>, <&clkc 15>; 7662306a36Sopenharmony_ci }; 7762306a36Sopenharmony_ci... 78