162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0+ OR MIT)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/rockchip,rk3288-cru.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Rockchip RK3288 Clock and Reset Unit (CRU)
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Elaine Zhang <zhangqing@rock-chips.com>
1162306a36Sopenharmony_ci  - Heiko Stuebner <heiko@sntech.de>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cidescription: |
1462306a36Sopenharmony_ci  The RK3288 clock controller generates and supplies clocks to various
1562306a36Sopenharmony_ci  controllers within the SoC and also implements a reset controller for SoC
1662306a36Sopenharmony_ci  peripherals.
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci  A revision of this SoC is available: rk3288w. The clock tree is a bit
1962306a36Sopenharmony_ci  different so another dt-compatible is available. Noticed that it is only
2062306a36Sopenharmony_ci  setting the difference but there is no automatic revision detection. This
2162306a36Sopenharmony_ci  should be performed by boot loaders.
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  Each clock is assigned an identifier and client nodes can use this identifier
2462306a36Sopenharmony_ci  to specify the clock which they consume. All available clocks are defined as
2562306a36Sopenharmony_ci  preprocessor macros in the dt-bindings/clock/rk3288-cru.h headers and can be
2662306a36Sopenharmony_ci  used in device tree sources. Similar macros exist for the reset sources in
2762306a36Sopenharmony_ci  these files.
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  There are several clocks that are generated outside the SoC. It is expected
3062306a36Sopenharmony_ci  that they are defined using standard clock bindings with following
3162306a36Sopenharmony_ci  clock-output-names:
3262306a36Sopenharmony_ci    - "xin24m"      - crystal input               - required,
3362306a36Sopenharmony_ci    - "xin32k"      - rtc clock                   - optional,
3462306a36Sopenharmony_ci    - "ext_i2s"     - external I2S clock          - optional,
3562306a36Sopenharmony_ci    - "ext_hsadc"   - external HSADC clock        - optional,
3662306a36Sopenharmony_ci    - "ext_edp_24m" - external display port clock - optional,
3762306a36Sopenharmony_ci    - "ext_vip"     - external VIP clock          - optional,
3862306a36Sopenharmony_ci    - "ext_isp"     - external ISP clock          - optional,
3962306a36Sopenharmony_ci    - "ext_jtag"    - external JTAG clock         - optional
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ciproperties:
4262306a36Sopenharmony_ci  compatible:
4362306a36Sopenharmony_ci    enum:
4462306a36Sopenharmony_ci      - rockchip,rk3288-cru
4562306a36Sopenharmony_ci      - rockchip,rk3288w-cru
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci  reg:
4862306a36Sopenharmony_ci    maxItems: 1
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci  "#clock-cells":
5162306a36Sopenharmony_ci    const: 1
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  "#reset-cells":
5462306a36Sopenharmony_ci    const: 1
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci  clocks:
5762306a36Sopenharmony_ci    maxItems: 1
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci  clock-names:
6062306a36Sopenharmony_ci    const: xin24m
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci  rockchip,grf:
6362306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
6462306a36Sopenharmony_ci    description:
6562306a36Sopenharmony_ci      Phandle to the syscon managing the "general register files" (GRF),
6662306a36Sopenharmony_ci      if missing pll rates are not changeable, due to the missing pll
6762306a36Sopenharmony_ci      lock status.
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cirequired:
7062306a36Sopenharmony_ci  - compatible
7162306a36Sopenharmony_ci  - reg
7262306a36Sopenharmony_ci  - "#clock-cells"
7362306a36Sopenharmony_ci  - "#reset-cells"
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ciadditionalProperties: false
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ciexamples:
7862306a36Sopenharmony_ci  - |
7962306a36Sopenharmony_ci    cru: clock-controller@ff760000 {
8062306a36Sopenharmony_ci      compatible = "rockchip,rk3288-cru";
8162306a36Sopenharmony_ci      reg = <0xff760000 0x1000>;
8262306a36Sopenharmony_ci      rockchip,grf = <&grf>;
8362306a36Sopenharmony_ci      #clock-cells = <1>;
8462306a36Sopenharmony_ci      #reset-cells = <1>;
8562306a36Sopenharmony_ci    };
86