162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,dispcc-sm8x50.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller on SM8150/SM8250/SM8350 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Jonathan Marek <jonathan@marek.ca> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Qualcomm display clock control module provides the clocks, resets and power 1462306a36Sopenharmony_ci domains on SM8150/SM8250/SM8350. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci See also:: 1762306a36Sopenharmony_ci include/dt-bindings/clock/qcom,dispcc-sm8150.h 1862306a36Sopenharmony_ci include/dt-bindings/clock/qcom,dispcc-sm8250.h 1962306a36Sopenharmony_ci include/dt-bindings/clock/qcom,dispcc-sm8350.h 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ciproperties: 2262306a36Sopenharmony_ci compatible: 2362306a36Sopenharmony_ci enum: 2462306a36Sopenharmony_ci - qcom,sc8180x-dispcc 2562306a36Sopenharmony_ci - qcom,sm8150-dispcc 2662306a36Sopenharmony_ci - qcom,sm8250-dispcc 2762306a36Sopenharmony_ci - qcom,sm8350-dispcc 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci clocks: 3062306a36Sopenharmony_ci items: 3162306a36Sopenharmony_ci - description: Board XO source 3262306a36Sopenharmony_ci - description: Byte clock from DSI PHY0 3362306a36Sopenharmony_ci - description: Pixel clock from DSI PHY0 3462306a36Sopenharmony_ci - description: Byte clock from DSI PHY1 3562306a36Sopenharmony_ci - description: Pixel clock from DSI PHY1 3662306a36Sopenharmony_ci - description: Link clock from DP PHY 3762306a36Sopenharmony_ci - description: VCO DIV clock from DP PHY 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci clock-names: 4062306a36Sopenharmony_ci items: 4162306a36Sopenharmony_ci - const: bi_tcxo 4262306a36Sopenharmony_ci - const: dsi0_phy_pll_out_byteclk 4362306a36Sopenharmony_ci - const: dsi0_phy_pll_out_dsiclk 4462306a36Sopenharmony_ci - const: dsi1_phy_pll_out_byteclk 4562306a36Sopenharmony_ci - const: dsi1_phy_pll_out_dsiclk 4662306a36Sopenharmony_ci - const: dp_phy_pll_link_clk 4762306a36Sopenharmony_ci - const: dp_phy_pll_vco_div_clk 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci '#clock-cells': 5062306a36Sopenharmony_ci const: 1 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci '#reset-cells': 5362306a36Sopenharmony_ci const: 1 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci '#power-domain-cells': 5662306a36Sopenharmony_ci const: 1 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci reg: 5962306a36Sopenharmony_ci maxItems: 1 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci power-domains: 6262306a36Sopenharmony_ci description: 6362306a36Sopenharmony_ci A phandle and PM domain specifier for the MMCX power domain. 6462306a36Sopenharmony_ci maxItems: 1 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci required-opps: 6762306a36Sopenharmony_ci description: 6862306a36Sopenharmony_ci A phandle to an OPP node describing required MMCX performance point. 6962306a36Sopenharmony_ci maxItems: 1 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cirequired: 7262306a36Sopenharmony_ci - compatible 7362306a36Sopenharmony_ci - reg 7462306a36Sopenharmony_ci - clocks 7562306a36Sopenharmony_ci - clock-names 7662306a36Sopenharmony_ci - '#clock-cells' 7762306a36Sopenharmony_ci - '#reset-cells' 7862306a36Sopenharmony_ci - '#power-domain-cells' 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ciadditionalProperties: false 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ciexamples: 8362306a36Sopenharmony_ci - | 8462306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 8562306a36Sopenharmony_ci #include <dt-bindings/power/qcom,rpmhpd.h> 8662306a36Sopenharmony_ci clock-controller@af00000 { 8762306a36Sopenharmony_ci compatible = "qcom,sm8250-dispcc"; 8862306a36Sopenharmony_ci reg = <0x0af00000 0x10000>; 8962306a36Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 9062306a36Sopenharmony_ci <&dsi0_phy 0>, 9162306a36Sopenharmony_ci <&dsi0_phy 1>, 9262306a36Sopenharmony_ci <&dsi1_phy 0>, 9362306a36Sopenharmony_ci <&dsi1_phy 1>, 9462306a36Sopenharmony_ci <&dp_phy 0>, 9562306a36Sopenharmony_ci <&dp_phy 1>; 9662306a36Sopenharmony_ci clock-names = "bi_tcxo", 9762306a36Sopenharmony_ci "dsi0_phy_pll_out_byteclk", 9862306a36Sopenharmony_ci "dsi0_phy_pll_out_dsiclk", 9962306a36Sopenharmony_ci "dsi1_phy_pll_out_byteclk", 10062306a36Sopenharmony_ci "dsi1_phy_pll_out_dsiclk", 10162306a36Sopenharmony_ci "dp_phy_pll_link_clk", 10262306a36Sopenharmony_ci "dp_phy_pll_vco_div_clk"; 10362306a36Sopenharmony_ci #clock-cells = <1>; 10462306a36Sopenharmony_ci #reset-cells = <1>; 10562306a36Sopenharmony_ci #power-domain-cells = <1>; 10662306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 10762306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 10862306a36Sopenharmony_ci }; 10962306a36Sopenharmony_ci... 110