162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,sm8450-dispcc.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller for SM8450
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |
1362306a36Sopenharmony_ci  Qualcomm display clock control module provides the clocks, resets and power
1462306a36Sopenharmony_ci  domains on SM8450.
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci  See also:: include/dt-bindings/clock/qcom,sm8450-dispcc.h
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ciproperties:
1962306a36Sopenharmony_ci  compatible:
2062306a36Sopenharmony_ci    enum:
2162306a36Sopenharmony_ci      - qcom,sm8450-dispcc
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  clocks:
2462306a36Sopenharmony_ci    minItems: 3
2562306a36Sopenharmony_ci    items:
2662306a36Sopenharmony_ci      - description: Board XO source
2762306a36Sopenharmony_ci      - description: Board Always On XO source
2862306a36Sopenharmony_ci      - description: Display's AHB clock
2962306a36Sopenharmony_ci      - description: sleep clock
3062306a36Sopenharmony_ci      - description: Byte clock from DSI PHY0
3162306a36Sopenharmony_ci      - description: Pixel clock from DSI PHY0
3262306a36Sopenharmony_ci      - description: Byte clock from DSI PHY1
3362306a36Sopenharmony_ci      - description: Pixel clock from DSI PHY1
3462306a36Sopenharmony_ci      - description: Link clock from DP PHY0
3562306a36Sopenharmony_ci      - description: VCO DIV clock from DP PHY0
3662306a36Sopenharmony_ci      - description: Link clock from DP PHY1
3762306a36Sopenharmony_ci      - description: VCO DIV clock from DP PHY1
3862306a36Sopenharmony_ci      - description: Link clock from DP PHY2
3962306a36Sopenharmony_ci      - description: VCO DIV clock from DP PHY2
4062306a36Sopenharmony_ci      - description: Link clock from DP PHY3
4162306a36Sopenharmony_ci      - description: VCO DIV clock from DP PHY3
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci  '#clock-cells':
4462306a36Sopenharmony_ci    const: 1
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci  '#reset-cells':
4762306a36Sopenharmony_ci    const: 1
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci  '#power-domain-cells':
5062306a36Sopenharmony_ci    const: 1
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci  reg:
5362306a36Sopenharmony_ci    maxItems: 1
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci  power-domains:
5662306a36Sopenharmony_ci    description:
5762306a36Sopenharmony_ci      A phandle and PM domain specifier for the MMCX power domain.
5862306a36Sopenharmony_ci    maxItems: 1
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci  required-opps:
6162306a36Sopenharmony_ci    description:
6262306a36Sopenharmony_ci      A phandle to an OPP node describing required MMCX performance point.
6362306a36Sopenharmony_ci    maxItems: 1
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cirequired:
6662306a36Sopenharmony_ci  - compatible
6762306a36Sopenharmony_ci  - reg
6862306a36Sopenharmony_ci  - clocks
6962306a36Sopenharmony_ci  - '#clock-cells'
7062306a36Sopenharmony_ci  - '#reset-cells'
7162306a36Sopenharmony_ci  - '#power-domain-cells'
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ciadditionalProperties: false
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ciexamples:
7662306a36Sopenharmony_ci  - |
7762306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,gcc-sm8450.h>
7862306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,rpmh.h>
7962306a36Sopenharmony_ci    #include <dt-bindings/power/qcom,rpmhpd.h>
8062306a36Sopenharmony_ci    clock-controller@af00000 {
8162306a36Sopenharmony_ci      compatible = "qcom,sm8450-dispcc";
8262306a36Sopenharmony_ci      reg = <0x0af00000 0x10000>;
8362306a36Sopenharmony_ci      clocks = <&rpmhcc RPMH_CXO_CLK>,
8462306a36Sopenharmony_ci               <&rpmhcc RPMH_CXO_CLK_A>,
8562306a36Sopenharmony_ci               <&gcc GCC_DISP_AHB_CLK>,
8662306a36Sopenharmony_ci               <&sleep_clk>,
8762306a36Sopenharmony_ci               <&dsi0_phy 0>,
8862306a36Sopenharmony_ci               <&dsi0_phy 1>,
8962306a36Sopenharmony_ci               <&dsi1_phy 0>,
9062306a36Sopenharmony_ci               <&dsi1_phy 1>;
9162306a36Sopenharmony_ci      #clock-cells = <1>;
9262306a36Sopenharmony_ci      #reset-cells = <1>;
9362306a36Sopenharmony_ci      #power-domain-cells = <1>;
9462306a36Sopenharmony_ci      power-domains = <&rpmhpd RPMHPD_MMCX>;
9562306a36Sopenharmony_ci      required-opps = <&rpmhpd_opp_low_svs>;
9662306a36Sopenharmony_ci    };
9762306a36Sopenharmony_ci...
98