162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,sm6375-dispcc.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller on SM6375 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Konrad Dybcio <konrad.dybcio@linaro.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Qualcomm display clock control module provides the clocks, resets and power 1462306a36Sopenharmony_ci domains on SM6375. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci See also:: include/dt-bindings/clock/qcom,dispcc-sm6375.h 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciallOf: 1962306a36Sopenharmony_ci - $ref: qcom,gcc.yaml# 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ciproperties: 2262306a36Sopenharmony_ci compatible: 2362306a36Sopenharmony_ci const: qcom,sm6375-dispcc 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci clocks: 2662306a36Sopenharmony_ci items: 2762306a36Sopenharmony_ci - description: Board XO source 2862306a36Sopenharmony_ci - description: GPLL0 source from GCC 2962306a36Sopenharmony_ci - description: Byte clock from DSI PHY 3062306a36Sopenharmony_ci - description: Pixel clock from DSI PHY 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cirequired: 3362306a36Sopenharmony_ci - compatible 3462306a36Sopenharmony_ci - clocks 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ciunevaluatedProperties: false 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ciexamples: 3962306a36Sopenharmony_ci - | 4062306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,sm6375-gcc.h> 4162306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci clock-controller@5f00000 { 4462306a36Sopenharmony_ci compatible = "qcom,sm6375-dispcc"; 4562306a36Sopenharmony_ci reg = <0x05f00000 0x20000>; 4662306a36Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 4762306a36Sopenharmony_ci <&gcc GCC_DISP_GPLL0_CLK_SRC>, 4862306a36Sopenharmony_ci <&dsi_phy 0>, 4962306a36Sopenharmony_ci <&dsi_phy 1>; 5062306a36Sopenharmony_ci #clock-cells = <1>; 5162306a36Sopenharmony_ci #reset-cells = <1>; 5262306a36Sopenharmony_ci #power-domain-cells = <1>; 5362306a36Sopenharmony_ci }; 5462306a36Sopenharmony_ci... 55