162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,sm6115-dispcc.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Qualcomm Display Clock Controller for SM6115
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Bjorn Andersson <andersson@kernel.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |
1362306a36Sopenharmony_ci  Qualcomm display clock control module provides the clocks and power domains
1462306a36Sopenharmony_ci  on SM6115.
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci  See also:: include/dt-bindings/clock/qcom,sm6115-dispcc.h
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ciproperties:
1962306a36Sopenharmony_ci  compatible:
2062306a36Sopenharmony_ci    enum:
2162306a36Sopenharmony_ci      - qcom,sm6115-dispcc
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  clocks:
2462306a36Sopenharmony_ci    items:
2562306a36Sopenharmony_ci      - description: Board XO source
2662306a36Sopenharmony_ci      - description: Board sleep clock
2762306a36Sopenharmony_ci      - description: Byte clock from DSI PHY0
2862306a36Sopenharmony_ci      - description: Pixel clock from DSI PHY0
2962306a36Sopenharmony_ci      - description: GPLL0 DISP DIV clock from GCC
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  '#clock-cells':
3262306a36Sopenharmony_ci    const: 1
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  '#reset-cells':
3562306a36Sopenharmony_ci    const: 1
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci  '#power-domain-cells':
3862306a36Sopenharmony_ci    const: 1
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci  reg:
4162306a36Sopenharmony_ci    maxItems: 1
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cirequired:
4462306a36Sopenharmony_ci  - compatible
4562306a36Sopenharmony_ci  - reg
4662306a36Sopenharmony_ci  - clocks
4762306a36Sopenharmony_ci  - '#clock-cells'
4862306a36Sopenharmony_ci  - '#reset-cells'
4962306a36Sopenharmony_ci  - '#power-domain-cells'
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ciadditionalProperties: false
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ciexamples:
5462306a36Sopenharmony_ci  - |
5562306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,rpmcc.h>
5662306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,gcc-sm6115.h>
5762306a36Sopenharmony_ci    clock-controller@5f00000 {
5862306a36Sopenharmony_ci      compatible = "qcom,sm6115-dispcc";
5962306a36Sopenharmony_ci      reg = <0x5f00000 0x20000>;
6062306a36Sopenharmony_ci      clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
6162306a36Sopenharmony_ci               <&sleep_clk>,
6262306a36Sopenharmony_ci               <&dsi0_phy 0>,
6362306a36Sopenharmony_ci               <&dsi0_phy 1>,
6462306a36Sopenharmony_ci               <&gcc GCC_DISP_GPLL0_DIV_CLK_SRC>;
6562306a36Sopenharmony_ci      #clock-cells = <1>;
6662306a36Sopenharmony_ci      #reset-cells = <1>;
6762306a36Sopenharmony_ci      #power-domain-cells = <1>;
6862306a36Sopenharmony_ci    };
6962306a36Sopenharmony_ci...
70