162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,gpucc.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Graphics Clock & Reset Controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Taniya Das <quic_tdas@quicinc.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Qualcomm graphics clock control module provides the clocks, resets and power 1462306a36Sopenharmony_ci domains on Qualcomm SoCs. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci See also:: 1762306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sdm845.h 1862306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sa8775p.h 1962306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sc7180.h 2062306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sc7280.h 2162306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sc8280xp.h 2262306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sm6350.h 2362306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sm8150.h 2462306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sm8250.h 2562306a36Sopenharmony_ci include/dt-bindings/clock/qcom,gpucc-sm8350.h 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ciproperties: 2862306a36Sopenharmony_ci compatible: 2962306a36Sopenharmony_ci enum: 3062306a36Sopenharmony_ci - qcom,sdm845-gpucc 3162306a36Sopenharmony_ci - qcom,sa8775p-gpucc 3262306a36Sopenharmony_ci - qcom,sc7180-gpucc 3362306a36Sopenharmony_ci - qcom,sc7280-gpucc 3462306a36Sopenharmony_ci - qcom,sc8180x-gpucc 3562306a36Sopenharmony_ci - qcom,sc8280xp-gpucc 3662306a36Sopenharmony_ci - qcom,sm6350-gpucc 3762306a36Sopenharmony_ci - qcom,sm8150-gpucc 3862306a36Sopenharmony_ci - qcom,sm8250-gpucc 3962306a36Sopenharmony_ci - qcom,sm8350-gpucc 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci clocks: 4262306a36Sopenharmony_ci items: 4362306a36Sopenharmony_ci - description: Board XO source 4462306a36Sopenharmony_ci - description: GPLL0 main branch source 4562306a36Sopenharmony_ci - description: GPLL0 div branch source 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci clock-names: 4862306a36Sopenharmony_ci items: 4962306a36Sopenharmony_ci - const: bi_tcxo 5062306a36Sopenharmony_ci - const: gcc_gpu_gpll0_clk_src 5162306a36Sopenharmony_ci - const: gcc_gpu_gpll0_div_clk_src 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci power-domains: 5462306a36Sopenharmony_ci maxItems: 1 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci '#clock-cells': 5762306a36Sopenharmony_ci const: 1 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci '#reset-cells': 6062306a36Sopenharmony_ci const: 1 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci '#power-domain-cells': 6362306a36Sopenharmony_ci const: 1 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci reg: 6662306a36Sopenharmony_ci maxItems: 1 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cirequired: 6962306a36Sopenharmony_ci - compatible 7062306a36Sopenharmony_ci - reg 7162306a36Sopenharmony_ci - clocks 7262306a36Sopenharmony_ci - clock-names 7362306a36Sopenharmony_ci - '#clock-cells' 7462306a36Sopenharmony_ci - '#reset-cells' 7562306a36Sopenharmony_ci - '#power-domain-cells' 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ciadditionalProperties: false 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ciexamples: 8062306a36Sopenharmony_ci - | 8162306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sdm845.h> 8262306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 8362306a36Sopenharmony_ci clock-controller@5090000 { 8462306a36Sopenharmony_ci compatible = "qcom,sdm845-gpucc"; 8562306a36Sopenharmony_ci reg = <0x05090000 0x9000>; 8662306a36Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 8762306a36Sopenharmony_ci <&gcc GCC_GPU_GPLL0_CLK_SRC>, 8862306a36Sopenharmony_ci <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 8962306a36Sopenharmony_ci clock-names = "bi_tcxo", 9062306a36Sopenharmony_ci "gcc_gpu_gpll0_clk_src", 9162306a36Sopenharmony_ci "gcc_gpu_gpll0_div_clk_src"; 9262306a36Sopenharmony_ci #clock-cells = <1>; 9362306a36Sopenharmony_ci #reset-cells = <1>; 9462306a36Sopenharmony_ci #power-domain-cells = <1>; 9562306a36Sopenharmony_ci }; 9662306a36Sopenharmony_ci... 97