162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,dispcc-sm6350.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller on SM6350 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Konrad Dybcio <konrad.dybcio@somainline.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Qualcomm display clock control module provides the clocks, resets and power 1462306a36Sopenharmony_ci domains on SM6350. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci See also:: include/dt-bindings/clock/qcom,dispcc-sm6350.h 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci const: qcom,sm6350-dispcc 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci clocks: 2362306a36Sopenharmony_ci items: 2462306a36Sopenharmony_ci - description: Board XO source 2562306a36Sopenharmony_ci - description: GPLL0 source from GCC 2662306a36Sopenharmony_ci - description: Byte clock from DSI PHY 2762306a36Sopenharmony_ci - description: Pixel clock from DSI PHY 2862306a36Sopenharmony_ci - description: Link clock from DP PHY 2962306a36Sopenharmony_ci - description: VCO DIV clock from DP PHY 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci clock-names: 3262306a36Sopenharmony_ci items: 3362306a36Sopenharmony_ci - const: bi_tcxo 3462306a36Sopenharmony_ci - const: gcc_disp_gpll0_clk 3562306a36Sopenharmony_ci - const: dsi0_phy_pll_out_byteclk 3662306a36Sopenharmony_ci - const: dsi0_phy_pll_out_dsiclk 3762306a36Sopenharmony_ci - const: dp_phy_pll_link_clk 3862306a36Sopenharmony_ci - const: dp_phy_pll_vco_div_clk 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci '#clock-cells': 4162306a36Sopenharmony_ci const: 1 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci '#reset-cells': 4462306a36Sopenharmony_ci const: 1 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci '#power-domain-cells': 4762306a36Sopenharmony_ci const: 1 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci reg: 5062306a36Sopenharmony_ci maxItems: 1 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cirequired: 5362306a36Sopenharmony_ci - compatible 5462306a36Sopenharmony_ci - reg 5562306a36Sopenharmony_ci - clocks 5662306a36Sopenharmony_ci - clock-names 5762306a36Sopenharmony_ci - '#clock-cells' 5862306a36Sopenharmony_ci - '#reset-cells' 5962306a36Sopenharmony_ci - '#power-domain-cells' 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ciadditionalProperties: false 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ciexamples: 6462306a36Sopenharmony_ci - | 6562306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sm6350.h> 6662306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 6762306a36Sopenharmony_ci clock-controller@af00000 { 6862306a36Sopenharmony_ci compatible = "qcom,sm6350-dispcc"; 6962306a36Sopenharmony_ci reg = <0x0af00000 0x20000>; 7062306a36Sopenharmony_ci clocks = <&rpmhcc RPMH_CXO_CLK>, 7162306a36Sopenharmony_ci <&gcc GCC_DISP_GPLL0_CLK>, 7262306a36Sopenharmony_ci <&dsi_phy 0>, 7362306a36Sopenharmony_ci <&dsi_phy 1>, 7462306a36Sopenharmony_ci <&dp_phy 0>, 7562306a36Sopenharmony_ci <&dp_phy 1>; 7662306a36Sopenharmony_ci clock-names = "bi_tcxo", 7762306a36Sopenharmony_ci "gcc_disp_gpll0_clk", 7862306a36Sopenharmony_ci "dsi0_phy_pll_out_byteclk", 7962306a36Sopenharmony_ci "dsi0_phy_pll_out_dsiclk", 8062306a36Sopenharmony_ci "dp_phy_pll_link_clk", 8162306a36Sopenharmony_ci "dp_phy_pll_vco_div_clk"; 8262306a36Sopenharmony_ci #clock-cells = <1>; 8362306a36Sopenharmony_ci #reset-cells = <1>; 8462306a36Sopenharmony_ci #power-domain-cells = <1>; 8562306a36Sopenharmony_ci }; 8662306a36Sopenharmony_ci... 87