162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,dispcc-sm6125.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Display Clock Controller on SM6125 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Martin Botka <martin.botka@somainline.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Qualcomm display clock control module provides the clocks and power domains 1462306a36Sopenharmony_ci on SM6125. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci See also:: include/dt-bindings/clock/qcom,dispcc-sm6125.h 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci enum: 2162306a36Sopenharmony_ci - qcom,sm6125-dispcc 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clocks: 2462306a36Sopenharmony_ci items: 2562306a36Sopenharmony_ci - description: Board XO source 2662306a36Sopenharmony_ci - description: Byte clock from DSI PHY0 2762306a36Sopenharmony_ci - description: Pixel clock from DSI PHY0 2862306a36Sopenharmony_ci - description: Pixel clock from DSI PHY1 2962306a36Sopenharmony_ci - description: Link clock from DP PHY 3062306a36Sopenharmony_ci - description: VCO DIV clock from DP PHY 3162306a36Sopenharmony_ci - description: AHB config clock from GCC 3262306a36Sopenharmony_ci - description: GPLL0 div source from GCC 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci clock-names: 3562306a36Sopenharmony_ci items: 3662306a36Sopenharmony_ci - const: bi_tcxo 3762306a36Sopenharmony_ci - const: dsi0_phy_pll_out_byteclk 3862306a36Sopenharmony_ci - const: dsi0_phy_pll_out_dsiclk 3962306a36Sopenharmony_ci - const: dsi1_phy_pll_out_dsiclk 4062306a36Sopenharmony_ci - const: dp_phy_pll_link_clk 4162306a36Sopenharmony_ci - const: dp_phy_pll_vco_div_clk 4262306a36Sopenharmony_ci - const: cfg_ahb_clk 4362306a36Sopenharmony_ci - const: gcc_disp_gpll0_div_clk_src 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci '#clock-cells': 4662306a36Sopenharmony_ci const: 1 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci '#power-domain-cells': 4962306a36Sopenharmony_ci const: 1 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci power-domains: 5262306a36Sopenharmony_ci description: 5362306a36Sopenharmony_ci A phandle and PM domain specifier for the CX power domain. 5462306a36Sopenharmony_ci maxItems: 1 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci required-opps: 5762306a36Sopenharmony_ci description: 5862306a36Sopenharmony_ci A phandle to an OPP node describing the power domain's performance point. 5962306a36Sopenharmony_ci maxItems: 1 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci reg: 6262306a36Sopenharmony_ci maxItems: 1 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cirequired: 6562306a36Sopenharmony_ci - compatible 6662306a36Sopenharmony_ci - reg 6762306a36Sopenharmony_ci - clocks 6862306a36Sopenharmony_ci - clock-names 6962306a36Sopenharmony_ci - '#clock-cells' 7062306a36Sopenharmony_ci - '#power-domain-cells' 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ciadditionalProperties: false 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ciexamples: 7562306a36Sopenharmony_ci - | 7662306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmcc.h> 7762306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sm6125.h> 7862306a36Sopenharmony_ci #include <dt-bindings/power/qcom-rpmpd.h> 7962306a36Sopenharmony_ci clock-controller@5f00000 { 8062306a36Sopenharmony_ci compatible = "qcom,sm6125-dispcc"; 8162306a36Sopenharmony_ci reg = <0x5f00000 0x20000>; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>, 8462306a36Sopenharmony_ci <&dsi0_phy 0>, 8562306a36Sopenharmony_ci <&dsi0_phy 1>, 8662306a36Sopenharmony_ci <&dsi1_phy 1>, 8762306a36Sopenharmony_ci <&dp_phy 0>, 8862306a36Sopenharmony_ci <&dp_phy 1>, 8962306a36Sopenharmony_ci <&gcc GCC_DISP_AHB_CLK>, 9062306a36Sopenharmony_ci <&gcc GCC_DISP_GPLL0_DIV_CLK_SRC>; 9162306a36Sopenharmony_ci clock-names = "bi_tcxo", 9262306a36Sopenharmony_ci "dsi0_phy_pll_out_byteclk", 9362306a36Sopenharmony_ci "dsi0_phy_pll_out_dsiclk", 9462306a36Sopenharmony_ci "dsi1_phy_pll_out_dsiclk", 9562306a36Sopenharmony_ci "dp_phy_pll_link_clk", 9662306a36Sopenharmony_ci "dp_phy_pll_vco_div_clk", 9762306a36Sopenharmony_ci "cfg_ahb_clk", 9862306a36Sopenharmony_ci "gcc_disp_gpll0_div_clk_src"; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_ret>; 10162306a36Sopenharmony_ci power-domains = <&rpmpd SM6125_VDDCX>; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci #clock-cells = <1>; 10462306a36Sopenharmony_ci #power-domain-cells = <1>; 10562306a36Sopenharmony_ci }; 10662306a36Sopenharmony_ci... 107