162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/qcom,dispcc-sc8280xp.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Qualcomm Display Clock & Reset Controller on SC8280XP
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Bjorn Andersson <bjorn.andersson@linaro.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |
1362306a36Sopenharmony_ci  Qualcomm display clock control module which supports the clocks, resets and
1462306a36Sopenharmony_ci  power domains for the two MDSS instances on SC8280XP.
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci  See also:
1762306a36Sopenharmony_ci    include/dt-bindings/clock/qcom,dispcc-sc8280xp.h
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ciproperties:
2062306a36Sopenharmony_ci  compatible:
2162306a36Sopenharmony_ci    enum:
2262306a36Sopenharmony_ci      - qcom,sc8280xp-dispcc0
2362306a36Sopenharmony_ci      - qcom,sc8280xp-dispcc1
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  clocks:
2662306a36Sopenharmony_ci    items:
2762306a36Sopenharmony_ci      - description: AHB interface clock,
2862306a36Sopenharmony_ci      - description: SoC CXO clock
2962306a36Sopenharmony_ci      - description: SoC sleep clock
3062306a36Sopenharmony_ci      - description: DisplayPort 0 link clock
3162306a36Sopenharmony_ci      - description: DisplayPort 0 VCO div clock
3262306a36Sopenharmony_ci      - description: DisplayPort 1 link clock
3362306a36Sopenharmony_ci      - description: DisplayPort 1 VCO div clock
3462306a36Sopenharmony_ci      - description: DisplayPort 2 link clock
3562306a36Sopenharmony_ci      - description: DisplayPort 2 VCO div clock
3662306a36Sopenharmony_ci      - description: DisplayPort 3 link clock
3762306a36Sopenharmony_ci      - description: DisplayPort 3 VCO div clock
3862306a36Sopenharmony_ci      - description: DSI 0 PLL byte clock
3962306a36Sopenharmony_ci      - description: DSI 0 PLL DSI clock
4062306a36Sopenharmony_ci      - description: DSI 1 PLL byte clock
4162306a36Sopenharmony_ci      - description: DSI 1 PLL DSI clock
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci  '#clock-cells':
4462306a36Sopenharmony_ci    const: 1
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci  '#reset-cells':
4762306a36Sopenharmony_ci    const: 1
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci  '#power-domain-cells':
5062306a36Sopenharmony_ci    const: 1
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci  reg:
5362306a36Sopenharmony_ci    maxItems: 1
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci  power-domains:
5662306a36Sopenharmony_ci    items:
5762306a36Sopenharmony_ci      - description: MMCX power domain
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cirequired:
6062306a36Sopenharmony_ci  - compatible
6162306a36Sopenharmony_ci  - reg
6262306a36Sopenharmony_ci  - clocks
6362306a36Sopenharmony_ci  - '#clock-cells'
6462306a36Sopenharmony_ci  - '#reset-cells'
6562306a36Sopenharmony_ci  - '#power-domain-cells'
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ciadditionalProperties: false
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ciexamples:
7062306a36Sopenharmony_ci  - |
7162306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,gcc-sc8280xp.h>
7262306a36Sopenharmony_ci    #include <dt-bindings/clock/qcom,rpmh.h>
7362306a36Sopenharmony_ci    #include <dt-bindings/power/qcom-rpmpd.h>
7462306a36Sopenharmony_ci    clock-controller@af00000 {
7562306a36Sopenharmony_ci      compatible = "qcom,sc8280xp-dispcc0";
7662306a36Sopenharmony_ci      reg = <0x0af00000 0x20000>;
7762306a36Sopenharmony_ci      clocks = <&gcc GCC_DISP_AHB_CLK>,
7862306a36Sopenharmony_ci               <&rpmhcc RPMH_CXO_CLK>,
7962306a36Sopenharmony_ci               <&sleep_clk>,
8062306a36Sopenharmony_ci               <&mdss0_dp_phy0 0>,
8162306a36Sopenharmony_ci               <&mdss0_dp_phy0 1>,
8262306a36Sopenharmony_ci               <&mdss0_dp_phy1 0>,
8362306a36Sopenharmony_ci               <&mdss0_dp_phy1 1>,
8462306a36Sopenharmony_ci               <&mdss0_dp_phy2 0>,
8562306a36Sopenharmony_ci               <&mdss0_dp_phy2 1>,
8662306a36Sopenharmony_ci               <&mdss0_dp_phy3 0>,
8762306a36Sopenharmony_ci               <&mdss0_dp_phy3 1>,
8862306a36Sopenharmony_ci               <&mdss0_dsi0_phy 0>,
8962306a36Sopenharmony_ci               <&mdss0_dsi0_phy 1>,
9062306a36Sopenharmony_ci               <&mdss0_dsi1_phy 0>,
9162306a36Sopenharmony_ci               <&mdss0_dsi1_phy 1>;
9262306a36Sopenharmony_ci      power-domains = <&rpmhpd SC8280XP_MMCX>;
9362306a36Sopenharmony_ci      #clock-cells = <1>;
9462306a36Sopenharmony_ci      #reset-cells = <1>;
9562306a36Sopenharmony_ci      #power-domain-cells = <1>;
9662306a36Sopenharmony_ci    };
9762306a36Sopenharmony_ci...
98