162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/nvidia,tegra20-car.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: NVIDIA Tegra Clock and Reset Controller
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Jon Hunter <jonathanh@nvidia.com>
1162306a36Sopenharmony_ci  - Thierry Reding <thierry.reding@gmail.com>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cidescription: |
1462306a36Sopenharmony_ci  The Clock and Reset (CAR) is the HW module responsible for muxing and gating
1562306a36Sopenharmony_ci  Tegra's clocks, and setting their rates. It comprises CLKGEN and RSTGEN units.
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci  CLKGEN provides the registers to program the PLLs. It controls most of
1862306a36Sopenharmony_ci  the clock source programming and most of the clock dividers.
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  CLKGEN input signals include the external clock for the reference frequency
2162306a36Sopenharmony_ci  (12 MHz, 26 MHz) and the external clock for the Real Time Clock (32.768 KHz).
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  Outputs from CLKGEN are inputs clock of the h/w blocks in the Tegra system.
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  RSTGEN provides the registers needed to control resetting of each block in
2662306a36Sopenharmony_ci  the Tegra system.
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ciproperties:
2962306a36Sopenharmony_ci  compatible:
3062306a36Sopenharmony_ci    enum:
3162306a36Sopenharmony_ci      - nvidia,tegra20-car
3262306a36Sopenharmony_ci      - nvidia,tegra30-car
3362306a36Sopenharmony_ci      - nvidia,tegra114-car
3462306a36Sopenharmony_ci      - nvidia,tegra210-car
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci  reg:
3762306a36Sopenharmony_ci    maxItems: 1
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci  '#clock-cells':
4062306a36Sopenharmony_ci    const: 1
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  "#reset-cells":
4362306a36Sopenharmony_ci    const: 1
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cipatternProperties:
4662306a36Sopenharmony_ci  "^(sclk)|(pll-[cem])$":
4762306a36Sopenharmony_ci    type: object
4862306a36Sopenharmony_ci    properties:
4962306a36Sopenharmony_ci      compatible:
5062306a36Sopenharmony_ci        enum:
5162306a36Sopenharmony_ci          - nvidia,tegra20-sclk
5262306a36Sopenharmony_ci          - nvidia,tegra30-sclk
5362306a36Sopenharmony_ci          - nvidia,tegra30-pllc
5462306a36Sopenharmony_ci          - nvidia,tegra30-plle
5562306a36Sopenharmony_ci          - nvidia,tegra30-pllm
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci      operating-points-v2: true
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci      clocks:
6062306a36Sopenharmony_ci        items:
6162306a36Sopenharmony_ci          - description: node's clock
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci      power-domains:
6462306a36Sopenharmony_ci        maxItems: 1
6562306a36Sopenharmony_ci        description: phandle to the core SoC power domain
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci    required:
6862306a36Sopenharmony_ci      - compatible
6962306a36Sopenharmony_ci      - operating-points-v2
7062306a36Sopenharmony_ci      - clocks
7162306a36Sopenharmony_ci      - power-domains
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci    additionalProperties: false
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cirequired:
7662306a36Sopenharmony_ci  - compatible
7762306a36Sopenharmony_ci  - reg
7862306a36Sopenharmony_ci  - '#clock-cells'
7962306a36Sopenharmony_ci  - "#reset-cells"
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ciadditionalProperties: false
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ciexamples:
8462306a36Sopenharmony_ci  - |
8562306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra20-car.h>
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci    car: clock-controller@60006000 {
8862306a36Sopenharmony_ci        compatible = "nvidia,tegra20-car";
8962306a36Sopenharmony_ci        reg = <0x60006000 0x1000>;
9062306a36Sopenharmony_ci        #clock-cells = <1>;
9162306a36Sopenharmony_ci        #reset-cells = <1>;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci        sclk {
9462306a36Sopenharmony_ci            compatible = "nvidia,tegra20-sclk";
9562306a36Sopenharmony_ci            operating-points-v2 = <&opp_table>;
9662306a36Sopenharmony_ci            clocks = <&tegra_car TEGRA20_CLK_SCLK>;
9762306a36Sopenharmony_ci            power-domains = <&domain>;
9862306a36Sopenharmony_ci        };
9962306a36Sopenharmony_ci    };
100