162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/nvidia,tegra124-car.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: NVIDIA Tegra Clock and Reset Controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Jon Hunter <jonathanh@nvidia.com> 1162306a36Sopenharmony_ci - Thierry Reding <thierry.reding@gmail.com> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: | 1462306a36Sopenharmony_ci The Clock and Reset (CAR) is the HW module responsible for muxing and gating 1562306a36Sopenharmony_ci Tegra's clocks, and setting their rates. It comprises CLKGEN and RSTGEN units. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci CLKGEN provides the registers to program the PLLs. It controls most of 1862306a36Sopenharmony_ci the clock source programming and most of the clock dividers. 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci CLKGEN input signals include the external clock for the reference frequency 2162306a36Sopenharmony_ci (12 MHz, 26 MHz) and the external clock for the Real Time Clock (32.768 KHz). 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci Outputs from CLKGEN are inputs clock of the h/w blocks in the Tegra system. 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci RSTGEN provides the registers needed to control resetting of each block in 2662306a36Sopenharmony_ci the Tegra system. 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ciproperties: 2962306a36Sopenharmony_ci compatible: 3062306a36Sopenharmony_ci enum: 3162306a36Sopenharmony_ci - nvidia,tegra124-car 3262306a36Sopenharmony_ci - nvidia,tegra132-car 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci reg: 3562306a36Sopenharmony_ci maxItems: 1 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci '#clock-cells': 3862306a36Sopenharmony_ci const: 1 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci "#reset-cells": 4162306a36Sopenharmony_ci const: 1 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci nvidia,external-memory-controller: 4462306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/phandle 4562306a36Sopenharmony_ci description: 4662306a36Sopenharmony_ci phandle of the external memory controller node 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cipatternProperties: 4962306a36Sopenharmony_ci "^emc-timings-[0-9]+$": 5062306a36Sopenharmony_ci type: object 5162306a36Sopenharmony_ci properties: 5262306a36Sopenharmony_ci nvidia,ram-code: 5362306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 5462306a36Sopenharmony_ci description: 5562306a36Sopenharmony_ci value of the RAM_CODE field in the PMC_STRAPPING_OPT_A register that 5662306a36Sopenharmony_ci this timing set is used for 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci patternProperties: 5962306a36Sopenharmony_ci "^timing-[0-9]+$": 6062306a36Sopenharmony_ci type: object 6162306a36Sopenharmony_ci properties: 6262306a36Sopenharmony_ci clock-frequency: 6362306a36Sopenharmony_ci description: 6462306a36Sopenharmony_ci external memory clock rate in Hz 6562306a36Sopenharmony_ci minimum: 1000000 6662306a36Sopenharmony_ci maximum: 1000000000 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci nvidia,parent-clock-frequency: 6962306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 7062306a36Sopenharmony_ci description: 7162306a36Sopenharmony_ci rate of parent clock in Hz 7262306a36Sopenharmony_ci minimum: 1000000 7362306a36Sopenharmony_ci maximum: 1000000000 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci clocks: 7662306a36Sopenharmony_ci items: 7762306a36Sopenharmony_ci - description: parent clock of EMC 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci clock-names: 8062306a36Sopenharmony_ci items: 8162306a36Sopenharmony_ci - const: emc-parent 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci required: 8462306a36Sopenharmony_ci - clock-frequency 8562306a36Sopenharmony_ci - nvidia,parent-clock-frequency 8662306a36Sopenharmony_ci - clocks 8762306a36Sopenharmony_ci - clock-names 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci additionalProperties: false 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci additionalProperties: false 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cirequired: 9462306a36Sopenharmony_ci - compatible 9562306a36Sopenharmony_ci - reg 9662306a36Sopenharmony_ci - '#clock-cells' 9762306a36Sopenharmony_ci - "#reset-cells" 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ciadditionalProperties: false 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ciexamples: 10262306a36Sopenharmony_ci - | 10362306a36Sopenharmony_ci #include <dt-bindings/clock/tegra124-car.h> 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci car: clock-controller@60006000 { 10662306a36Sopenharmony_ci compatible = "nvidia,tegra124-car"; 10762306a36Sopenharmony_ci reg = <0x60006000 0x1000>; 10862306a36Sopenharmony_ci #clock-cells = <1>; 10962306a36Sopenharmony_ci #reset-cells = <1>; 11062306a36Sopenharmony_ci }; 111