162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/mediatek,mt8365-sys-clock.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: MediaTek System Clock Controller for MT8365 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Markus Schneider-Pargmann <msp@baylibre.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci The apmixedsys module provides most of PLLs which generated from SoC 26m. 1462306a36Sopenharmony_ci The topckgen provides dividers and muxes which provides the clock source to other IP blocks. 1562306a36Sopenharmony_ci The infracfg_ao and pericfg_ao provides clock gate in peripheral and infrastructure IP blocks. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciproperties: 1862306a36Sopenharmony_ci compatible: 1962306a36Sopenharmony_ci items: 2062306a36Sopenharmony_ci - enum: 2162306a36Sopenharmony_ci - mediatek,mt8365-topckgen 2262306a36Sopenharmony_ci - mediatek,mt8365-infracfg 2362306a36Sopenharmony_ci - mediatek,mt8365-apmixedsys 2462306a36Sopenharmony_ci - mediatek,mt8365-pericfg 2562306a36Sopenharmony_ci - mediatek,mt8365-mcucfg 2662306a36Sopenharmony_ci - const: syscon 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci reg: 2962306a36Sopenharmony_ci maxItems: 1 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci '#clock-cells': 3262306a36Sopenharmony_ci const: 1 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cirequired: 3562306a36Sopenharmony_ci - compatible 3662306a36Sopenharmony_ci - reg 3762306a36Sopenharmony_ci - '#clock-cells' 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ciadditionalProperties: false 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ciexamples: 4262306a36Sopenharmony_ci - | 4362306a36Sopenharmony_ci topckgen: clock-controller@10000000 { 4462306a36Sopenharmony_ci compatible = "mediatek,mt8365-topckgen", "syscon"; 4562306a36Sopenharmony_ci reg = <0x10000000 0x1000>; 4662306a36Sopenharmony_ci #clock-cells = <1>; 4762306a36Sopenharmony_ci }; 48