162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/mediatek,mt8188-sys-clock.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: MediaTek System Clock Controller for MT8188 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Garmin Chang <garmin.chang@mediatek.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci The clock architecture in MediaTek like below 1462306a36Sopenharmony_ci PLLs --> 1562306a36Sopenharmony_ci dividers --> 1662306a36Sopenharmony_ci muxes 1762306a36Sopenharmony_ci --> 1862306a36Sopenharmony_ci clock gate 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci The apmixedsys provides most of PLLs which generated from SoC 26m. 2162306a36Sopenharmony_ci The topckgen provides dividers and muxes which provide the clock source to other IP blocks. 2262306a36Sopenharmony_ci The infracfg_ao provides clock gate in peripheral and infrastructure IP blocks. 2362306a36Sopenharmony_ci The mcusys provides mux control to select the clock source in AP MCU. 2462306a36Sopenharmony_ci The device nodes also provide the system control capacity for configuration. 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ciproperties: 2762306a36Sopenharmony_ci compatible: 2862306a36Sopenharmony_ci items: 2962306a36Sopenharmony_ci - enum: 3062306a36Sopenharmony_ci - mediatek,mt8188-apmixedsys 3162306a36Sopenharmony_ci - mediatek,mt8188-infracfg-ao 3262306a36Sopenharmony_ci - mediatek,mt8188-pericfg-ao 3362306a36Sopenharmony_ci - mediatek,mt8188-topckgen 3462306a36Sopenharmony_ci - const: syscon 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci reg: 3762306a36Sopenharmony_ci maxItems: 1 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci '#clock-cells': 4062306a36Sopenharmony_ci const: 1 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cirequired: 4362306a36Sopenharmony_ci - compatible 4462306a36Sopenharmony_ci - reg 4562306a36Sopenharmony_ci - '#clock-cells' 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ciadditionalProperties: false 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ciexamples: 5062306a36Sopenharmony_ci - | 5162306a36Sopenharmony_ci clock-controller@10000000 { 5262306a36Sopenharmony_ci compatible = "mediatek,mt8188-topckgen", "syscon"; 5362306a36Sopenharmony_ci reg = <0x10000000 0x1000>; 5462306a36Sopenharmony_ci #clock-cells = <1>; 5562306a36Sopenharmony_ci }; 56