162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/mediatek,mt8188-clock.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: MediaTek Functional Clock Controller for MT8188 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Garmin Chang <garmin.chang@mediatek.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci The clock architecture in MediaTek like below 1462306a36Sopenharmony_ci PLLs --> 1562306a36Sopenharmony_ci dividers --> 1662306a36Sopenharmony_ci muxes 1762306a36Sopenharmony_ci --> 1862306a36Sopenharmony_ci clock gate 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci The devices provide clock gate control in different IP blocks. 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ciproperties: 2362306a36Sopenharmony_ci compatible: 2462306a36Sopenharmony_ci enum: 2562306a36Sopenharmony_ci - mediatek,mt8188-adsp-audio26m 2662306a36Sopenharmony_ci - mediatek,mt8188-camsys 2762306a36Sopenharmony_ci - mediatek,mt8188-camsys-rawa 2862306a36Sopenharmony_ci - mediatek,mt8188-camsys-rawb 2962306a36Sopenharmony_ci - mediatek,mt8188-camsys-yuva 3062306a36Sopenharmony_ci - mediatek,mt8188-camsys-yuvb 3162306a36Sopenharmony_ci - mediatek,mt8188-ccusys 3262306a36Sopenharmony_ci - mediatek,mt8188-imgsys 3362306a36Sopenharmony_ci - mediatek,mt8188-imgsys-wpe1 3462306a36Sopenharmony_ci - mediatek,mt8188-imgsys-wpe2 3562306a36Sopenharmony_ci - mediatek,mt8188-imgsys-wpe3 3662306a36Sopenharmony_ci - mediatek,mt8188-imgsys1-dip-nr 3762306a36Sopenharmony_ci - mediatek,mt8188-imgsys1-dip-top 3862306a36Sopenharmony_ci - mediatek,mt8188-imp-iic-wrap-c 3962306a36Sopenharmony_ci - mediatek,mt8188-imp-iic-wrap-en 4062306a36Sopenharmony_ci - mediatek,mt8188-imp-iic-wrap-w 4162306a36Sopenharmony_ci - mediatek,mt8188-ipesys 4262306a36Sopenharmony_ci - mediatek,mt8188-mfgcfg 4362306a36Sopenharmony_ci - mediatek,mt8188-vdecsys 4462306a36Sopenharmony_ci - mediatek,mt8188-vdecsys-soc 4562306a36Sopenharmony_ci - mediatek,mt8188-vencsys 4662306a36Sopenharmony_ci - mediatek,mt8188-vppsys0 4762306a36Sopenharmony_ci - mediatek,mt8188-vppsys1 4862306a36Sopenharmony_ci - mediatek,mt8188-wpesys 4962306a36Sopenharmony_ci - mediatek,mt8188-wpesys-vpp0 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci reg: 5262306a36Sopenharmony_ci maxItems: 1 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci '#clock-cells': 5562306a36Sopenharmony_ci const: 1 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cirequired: 5862306a36Sopenharmony_ci - compatible 5962306a36Sopenharmony_ci - reg 6062306a36Sopenharmony_ci - '#clock-cells' 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ciadditionalProperties: false 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ciexamples: 6562306a36Sopenharmony_ci - | 6662306a36Sopenharmony_ci clock-controller@11283000 { 6762306a36Sopenharmony_ci compatible = "mediatek,mt8188-imp-iic-wrap-c"; 6862306a36Sopenharmony_ci reg = <0x11283000 0x1000>; 6962306a36Sopenharmony_ci #clock-cells = <1>; 7062306a36Sopenharmony_ci }; 7162306a36Sopenharmony_ci 72