162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/clock/fsl,plldig.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: NXP QorIQ Layerscape LS1028A Display PIXEL Clock 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Wen He <wen.he_1@nxp.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci NXP LS1028A has a clock domain PXLCLK0 used for the Display output 1462306a36Sopenharmony_ci interface in the display core, as implemented in TSMC CLN28HPM PLL. 1562306a36Sopenharmony_ci which generate and offers pixel clocks to Display. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciproperties: 1862306a36Sopenharmony_ci compatible: 1962306a36Sopenharmony_ci const: fsl,ls1028a-plldig 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci reg: 2262306a36Sopenharmony_ci maxItems: 1 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci clocks: 2562306a36Sopenharmony_ci maxItems: 1 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci '#clock-cells': 2862306a36Sopenharmony_ci const: 0 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci fsl,vco-hz: 3162306a36Sopenharmony_ci description: Optional for VCO frequency of the PLL in Hertz. The VCO frequency 3262306a36Sopenharmony_ci of this PLL cannot be changed during runtime only at startup. Therefore, 3362306a36Sopenharmony_ci the output frequencies are very limited and might not even closely match 3462306a36Sopenharmony_ci the requested frequency. To work around this restriction the user may specify 3562306a36Sopenharmony_ci its own desired VCO frequency for the PLL. 3662306a36Sopenharmony_ci minimum: 650000000 3762306a36Sopenharmony_ci maximum: 1300000000 3862306a36Sopenharmony_ci default: 1188000000 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cirequired: 4162306a36Sopenharmony_ci - compatible 4262306a36Sopenharmony_ci - reg 4362306a36Sopenharmony_ci - clocks 4462306a36Sopenharmony_ci - '#clock-cells' 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ciadditionalProperties: false 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ciexamples: 4962306a36Sopenharmony_ci # Display PIXEL Clock node: 5062306a36Sopenharmony_ci - | 5162306a36Sopenharmony_ci dpclk: clock-display@f1f0000 { 5262306a36Sopenharmony_ci compatible = "fsl,ls1028a-plldig"; 5362306a36Sopenharmony_ci reg = <0xf1f0000 0xffff>; 5462306a36Sopenharmony_ci #clock-cells = <0>; 5562306a36Sopenharmony_ci clocks = <&osc_27m>; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci... 59