162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/bus/qcom,ssc-block-bus.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: The AHB Bus Providing a Global View of the SSC Block on (some) qcom SoCs 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Michael Srba <Michael.Srba@seznam.cz> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci This binding describes the dependencies (clocks, resets, power domains) which 1462306a36Sopenharmony_ci need to be turned on in a sequence before communication over the AHB bus 1562306a36Sopenharmony_ci becomes possible. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci Additionally, the reg property is used to pass to the driver the location of 1862306a36Sopenharmony_ci two sadly undocumented registers which need to be poked as part of the sequence. 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci The SSC (Snapdragon Sensor Core) block contains a gpio controller, i2c/spi/uart 2162306a36Sopenharmony_ci controllers, a hexagon core, and a clock controller which provides clocks for 2262306a36Sopenharmony_ci the above. 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ciproperties: 2562306a36Sopenharmony_ci compatible: 2662306a36Sopenharmony_ci items: 2762306a36Sopenharmony_ci - const: qcom,msm8998-ssc-block-bus 2862306a36Sopenharmony_ci - const: qcom,ssc-block-bus 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci reg: 3162306a36Sopenharmony_ci items: 3262306a36Sopenharmony_ci - description: SSCAON_CONFIG0 registers 3362306a36Sopenharmony_ci - description: SSCAON_CONFIG1 registers 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci reg-names: 3662306a36Sopenharmony_ci items: 3762306a36Sopenharmony_ci - const: mpm_sscaon_config0 3862306a36Sopenharmony_ci - const: mpm_sscaon_config1 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci '#address-cells': 4162306a36Sopenharmony_ci enum: [ 1, 2 ] 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci '#size-cells': 4462306a36Sopenharmony_ci enum: [ 1, 2 ] 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci ranges: true 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci clocks: 4962306a36Sopenharmony_ci maxItems: 6 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci clock-names: 5262306a36Sopenharmony_ci items: 5362306a36Sopenharmony_ci - const: xo 5462306a36Sopenharmony_ci - const: aggre2 5562306a36Sopenharmony_ci - const: gcc_im_sleep 5662306a36Sopenharmony_ci - const: aggre2_north 5762306a36Sopenharmony_ci - const: ssc_xo 5862306a36Sopenharmony_ci - const: ssc_ahbs 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci power-domains: 6162306a36Sopenharmony_ci items: 6262306a36Sopenharmony_ci - description: CX power domain 6362306a36Sopenharmony_ci - description: MX power domain 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci power-domain-names: 6662306a36Sopenharmony_ci items: 6762306a36Sopenharmony_ci - const: ssc_cx 6862306a36Sopenharmony_ci - const: ssc_mx 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci resets: 7162306a36Sopenharmony_ci items: 7262306a36Sopenharmony_ci - description: Main reset 7362306a36Sopenharmony_ci - description: 7462306a36Sopenharmony_ci SSC Branch Control Register reset (associated with the ssc_xo and 7562306a36Sopenharmony_ci ssc_ahbs clocks) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci reset-names: 7862306a36Sopenharmony_ci items: 7962306a36Sopenharmony_ci - const: ssc_reset 8062306a36Sopenharmony_ci - const: ssc_bcr 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci qcom,halt-regs: 8362306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/phandle-array 8462306a36Sopenharmony_ci description: describes how to locate the ssc AXI halt register 8562306a36Sopenharmony_ci items: 8662306a36Sopenharmony_ci - items: 8762306a36Sopenharmony_ci - description: Phandle reference to a syscon representing TCSR 8862306a36Sopenharmony_ci - description: offset for the ssc AXI halt register 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cirequired: 9162306a36Sopenharmony_ci - compatible 9262306a36Sopenharmony_ci - reg 9362306a36Sopenharmony_ci - reg-names 9462306a36Sopenharmony_ci - '#address-cells' 9562306a36Sopenharmony_ci - '#size-cells' 9662306a36Sopenharmony_ci - ranges 9762306a36Sopenharmony_ci - clocks 9862306a36Sopenharmony_ci - clock-names 9962306a36Sopenharmony_ci - power-domains 10062306a36Sopenharmony_ci - power-domain-names 10162306a36Sopenharmony_ci - resets 10262306a36Sopenharmony_ci - reset-names 10362306a36Sopenharmony_ci - qcom,halt-regs 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ciadditionalProperties: 10662306a36Sopenharmony_ci type: object 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ciexamples: 10962306a36Sopenharmony_ci - | 11062306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-msm8998.h> 11162306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmcc.h> 11262306a36Sopenharmony_ci #include <dt-bindings/power/qcom-rpmpd.h> 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci soc { 11562306a36Sopenharmony_ci #address-cells = <1>; 11662306a36Sopenharmony_ci #size-cells = <1>; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci // devices under this node are physically located in the SSC block, connected to an ssc-internal bus; 11962306a36Sopenharmony_ci ssc_ahb_slave: bus@10ac008 { 12062306a36Sopenharmony_ci #address-cells = <1>; 12162306a36Sopenharmony_ci #size-cells = <1>; 12262306a36Sopenharmony_ci ranges; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci compatible = "qcom,msm8998-ssc-block-bus", "qcom,ssc-block-bus"; 12562306a36Sopenharmony_ci reg = <0x10ac008 0x4>, <0x10ac010 0x4>; 12662306a36Sopenharmony_ci reg-names = "mpm_sscaon_config0", "mpm_sscaon_config1"; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci clocks = <&xo>, 12962306a36Sopenharmony_ci <&rpmcc RPM_SMD_AGGR2_NOC_CLK>, 13062306a36Sopenharmony_ci <&gcc GCC_IM_SLEEP>, 13162306a36Sopenharmony_ci <&gcc AGGRE2_SNOC_NORTH_AXI>, 13262306a36Sopenharmony_ci <&gcc SSC_XO>, 13362306a36Sopenharmony_ci <&gcc SSC_CNOC_AHBS_CLK>; 13462306a36Sopenharmony_ci clock-names = "xo", "aggre2", "gcc_im_sleep", "aggre2_north", "ssc_xo", "ssc_ahbs"; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci resets = <&gcc GCC_SSC_RESET>, <&gcc GCC_SSC_BCR>; 13762306a36Sopenharmony_ci reset-names = "ssc_reset", "ssc_bcr"; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci power-domains = <&rpmpd MSM8998_SSCCX>, <&rpmpd MSM8998_SSCMX>; 14062306a36Sopenharmony_ci power-domain-names = "ssc_cx", "ssc_mx"; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci qcom,halt-regs = <&tcsr_mutex_regs 0x26000>; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci }; 145