162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/bus/fsl,imx8qxp-pixel-link-msi-bus.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Freescale i.MX8qxp Pixel Link Medium Speed Interconnect (MSI) Bus 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Liu Ying <victor.liu@nxp.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci i.MX8qxp pixel link MSI bus is used to control settings of PHYs, I/Os 1462306a36Sopenharmony_ci sitting together with the PHYs. It is not the same as the MSI bus coming 1562306a36Sopenharmony_ci from i.MX8 System Controller Unit (SCU) which is used to control power, 1662306a36Sopenharmony_ci clock and reset through the i.MX8 Distributed Slave System Controller (DSC). 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci i.MX8qxp pixel link MSI bus is a simple memory-mapped bus. Two input clocks, 1962306a36Sopenharmony_ci that is, MSI clock and AHB clock, need to be enabled so that peripherals 2062306a36Sopenharmony_ci connected to the bus can be accessed. Also, the bus is part of a power 2162306a36Sopenharmony_ci domain. The power domain needs to be enabled before the peripherals can 2262306a36Sopenharmony_ci be accessed. 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci Peripherals in i.MX8qm/qxp imaging, LVDS, MIPI DSI and HDMI TX subsystems, 2562306a36Sopenharmony_ci like I2C controller, PWM controller, MIPI DSI controller and Control and 2662306a36Sopenharmony_ci Status Registers (CSR) module, are accessed through the bus. 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci The i.MX System Controller Firmware (SCFW) owns and uses the i.MX8qm/qxp 2962306a36Sopenharmony_ci pixel link MSI bus controller and does not allow SCFW user to control it. 3062306a36Sopenharmony_ci So, the controller's registers cannot be accessed by SCFW user. Hence, 3162306a36Sopenharmony_ci the interrupts generated by the controller don't make any sense from SCFW 3262306a36Sopenharmony_ci user's point of view. 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ciallOf: 3562306a36Sopenharmony_ci - $ref: simple-pm-bus.yaml# 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci# We need a select here so we don't match all nodes with 'simple-pm-bus'. 3862306a36Sopenharmony_ciselect: 3962306a36Sopenharmony_ci properties: 4062306a36Sopenharmony_ci compatible: 4162306a36Sopenharmony_ci contains: 4262306a36Sopenharmony_ci enum: 4362306a36Sopenharmony_ci - fsl,imx8qxp-display-pixel-link-msi-bus 4462306a36Sopenharmony_ci - fsl,imx8qm-display-pixel-link-msi-bus 4562306a36Sopenharmony_ci required: 4662306a36Sopenharmony_ci - compatible 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ciproperties: 4962306a36Sopenharmony_ci compatible: 5062306a36Sopenharmony_ci items: 5162306a36Sopenharmony_ci - enum: 5262306a36Sopenharmony_ci - fsl,imx8qxp-display-pixel-link-msi-bus 5362306a36Sopenharmony_ci - fsl,imx8qm-display-pixel-link-msi-bus 5462306a36Sopenharmony_ci - const: simple-pm-bus 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci reg: 5762306a36Sopenharmony_ci maxItems: 1 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci interrupts: 6062306a36Sopenharmony_ci maxItems: 1 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci clocks: 6362306a36Sopenharmony_ci items: 6462306a36Sopenharmony_ci - description: master gated clock from system 6562306a36Sopenharmony_ci - description: AHB clock 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci clock-names: 6862306a36Sopenharmony_ci items: 6962306a36Sopenharmony_ci - const: msi 7062306a36Sopenharmony_ci - const: ahb 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cipatternProperties: 7362306a36Sopenharmony_ci "^.*@[0-9a-f]+$": 7462306a36Sopenharmony_ci description: Devices attached to the bus 7562306a36Sopenharmony_ci type: object 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci required: 7862306a36Sopenharmony_ci - reg 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cirequired: 8162306a36Sopenharmony_ci - compatible 8262306a36Sopenharmony_ci - reg 8362306a36Sopenharmony_ci - clocks 8462306a36Sopenharmony_ci - clock-names 8562306a36Sopenharmony_ci - power-domains 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ciunevaluatedProperties: false 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ciexamples: 9062306a36Sopenharmony_ci - | 9162306a36Sopenharmony_ci #include <dt-bindings/clock/imx8-lpcg.h> 9262306a36Sopenharmony_ci #include <dt-bindings/firmware/imx/rsrc.h> 9362306a36Sopenharmony_ci bus@56200000 { 9462306a36Sopenharmony_ci compatible = "fsl,imx8qxp-display-pixel-link-msi-bus", "simple-pm-bus"; 9562306a36Sopenharmony_ci reg = <0x56200000 0x20000>; 9662306a36Sopenharmony_ci #address-cells = <1>; 9762306a36Sopenharmony_ci #size-cells = <1>; 9862306a36Sopenharmony_ci interrupt-parent = <&dc0_irqsteer>; 9962306a36Sopenharmony_ci interrupts = <320>; 10062306a36Sopenharmony_ci ranges; 10162306a36Sopenharmony_ci clocks = <&dc0_disp_ctrl_link_mst0_lpcg IMX_LPCG_CLK_4>, 10262306a36Sopenharmony_ci <&dc0_disp_ctrl_link_mst0_lpcg IMX_LPCG_CLK_4>; 10362306a36Sopenharmony_ci clock-names = "msi", "ahb"; 10462306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_DC_0>; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci syscon@56221000 { 10762306a36Sopenharmony_ci compatible = "fsl,imx8qxp-mipi-lvds-csr", "syscon", "simple-mfd"; 10862306a36Sopenharmony_ci reg = <0x56221000 0x1000>; 10962306a36Sopenharmony_ci clocks = <&mipi_lvds_0_di_mipi_lvds_regs_lpcg IMX_LPCG_CLK_4>; 11062306a36Sopenharmony_ci clock-names = "ipg"; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci pxl2dpi { 11362306a36Sopenharmony_ci compatible = "fsl,imx8qxp-pxl2dpi"; 11462306a36Sopenharmony_ci fsl,sc-resource = <IMX_SC_R_MIPI_0>; 11562306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_MIPI_0>; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci ports { 11862306a36Sopenharmony_ci #address-cells = <1>; 11962306a36Sopenharmony_ci #size-cells = <0>; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci port@0 { 12262306a36Sopenharmony_ci #address-cells = <1>; 12362306a36Sopenharmony_ci #size-cells = <0>; 12462306a36Sopenharmony_ci reg = <0>; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci mipi_lvds_0_pxl2dpi_dc0_pixel_link0: endpoint@0 { 12762306a36Sopenharmony_ci reg = <0>; 12862306a36Sopenharmony_ci remote-endpoint = <&dc0_pixel_link0_mipi_lvds_0_pxl2dpi>; 12962306a36Sopenharmony_ci }; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci mipi_lvds_0_pxl2dpi_dc0_pixel_link1: endpoint@1 { 13262306a36Sopenharmony_ci reg = <1>; 13362306a36Sopenharmony_ci remote-endpoint = <&dc0_pixel_link1_mipi_lvds_0_pxl2dpi>; 13462306a36Sopenharmony_ci }; 13562306a36Sopenharmony_ci }; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci port@1 { 13862306a36Sopenharmony_ci #address-cells = <1>; 13962306a36Sopenharmony_ci #size-cells = <0>; 14062306a36Sopenharmony_ci reg = <1>; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch0: endpoint@0 { 14362306a36Sopenharmony_ci reg = <0>; 14462306a36Sopenharmony_ci remote-endpoint = <&mipi_lvds_0_ldb_ch0_mipi_lvds_0_pxl2dpi>; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch1: endpoint@1 { 14862306a36Sopenharmony_ci reg = <1>; 14962306a36Sopenharmony_ci remote-endpoint = <&mipi_lvds_0_ldb_ch1_mipi_lvds_0_pxl2dpi>; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci ldb { 15662306a36Sopenharmony_ci #address-cells = <1>; 15762306a36Sopenharmony_ci #size-cells = <0>; 15862306a36Sopenharmony_ci compatible = "fsl,imx8qxp-ldb"; 15962306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_LVDS_0 IMX_SC_PM_CLK_MISC2>, 16062306a36Sopenharmony_ci <&clk IMX_SC_R_LVDS_0 IMX_SC_PM_CLK_BYPASS>; 16162306a36Sopenharmony_ci clock-names = "pixel", "bypass"; 16262306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_LVDS_0>; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci channel@0 { 16562306a36Sopenharmony_ci #address-cells = <1>; 16662306a36Sopenharmony_ci #size-cells = <0>; 16762306a36Sopenharmony_ci reg = <0>; 16862306a36Sopenharmony_ci phys = <&mipi_lvds_0_phy>; 16962306a36Sopenharmony_ci phy-names = "lvds_phy"; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci port@0 { 17262306a36Sopenharmony_ci reg = <0>; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci mipi_lvds_0_ldb_ch0_mipi_lvds_0_pxl2dpi: endpoint { 17562306a36Sopenharmony_ci remote-endpoint = <&mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch0>; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci port@1 { 18062306a36Sopenharmony_ci reg = <1>; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* ... */ 18362306a36Sopenharmony_ci }; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci channel@1 { 18762306a36Sopenharmony_ci #address-cells = <1>; 18862306a36Sopenharmony_ci #size-cells = <0>; 18962306a36Sopenharmony_ci reg = <1>; 19062306a36Sopenharmony_ci phys = <&mipi_lvds_0_phy>; 19162306a36Sopenharmony_ci phy-names = "lvds_phy"; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci port@0 { 19462306a36Sopenharmony_ci reg = <0>; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci mipi_lvds_0_ldb_ch1_mipi_lvds_0_pxl2dpi: endpoint { 19762306a36Sopenharmony_ci remote-endpoint = <&mipi_lvds_0_pxl2dpi_mipi_lvds_0_ldb_ch1>; 19862306a36Sopenharmony_ci }; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci port@1 { 20262306a36Sopenharmony_ci reg = <1>; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci /* ... */ 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci }; 20762306a36Sopenharmony_ci }; 20862306a36Sopenharmony_ci }; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci clock-controller@56223004 { 21162306a36Sopenharmony_ci compatible = "fsl,imx8qxp-lpcg"; 21262306a36Sopenharmony_ci reg = <0x56223004 0x4>; 21362306a36Sopenharmony_ci #clock-cells = <1>; 21462306a36Sopenharmony_ci clocks = <&mipi_lvds_0_ipg_clk>; 21562306a36Sopenharmony_ci clock-indices = <IMX_LPCG_CLK_4>; 21662306a36Sopenharmony_ci clock-output-names = "mipi_lvds_0_di_mipi_lvds_regs_lpcg_ipg_clk"; 21762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_MIPI_0>; 21862306a36Sopenharmony_ci }; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci phy@56228300 { 22162306a36Sopenharmony_ci compatible = "fsl,imx8qxp-mipi-dphy"; 22262306a36Sopenharmony_ci reg = <0x56228300 0x100>; 22362306a36Sopenharmony_ci clocks = <&clk IMX_SC_R_LVDS_0 IMX_SC_PM_CLK_PHY>; 22462306a36Sopenharmony_ci clock-names = "phy_ref"; 22562306a36Sopenharmony_ci #phy-cells = <0>; 22662306a36Sopenharmony_ci fsl,syscon = <&mipi_lvds_0_csr>; 22762306a36Sopenharmony_ci power-domains = <&pd IMX_SC_R_MIPI_0>; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci }; 230