162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/arm/mediatek/mediatek,mt8195-sys-clock.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: MediaTek System Clock Controller for MT8195
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Chun-Jie Chen <chun-jie.chen@mediatek.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription:
1362306a36Sopenharmony_ci  The clock architecture in Mediatek like below
1462306a36Sopenharmony_ci  PLLs -->
1562306a36Sopenharmony_ci          dividers -->
1662306a36Sopenharmony_ci                      muxes
1762306a36Sopenharmony_ci                           -->
1862306a36Sopenharmony_ci                              clock gate
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  The apmixedsys provides most of PLLs which generated from SoC 26m.
2162306a36Sopenharmony_ci  The topckgen provides dividers and muxes which provide the clock source to other IP blocks.
2262306a36Sopenharmony_ci  The infracfg_ao and pericfg_ao provides clock gate in peripheral and infrastructure IP blocks.
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ciproperties:
2562306a36Sopenharmony_ci  compatible:
2662306a36Sopenharmony_ci    items:
2762306a36Sopenharmony_ci      - enum:
2862306a36Sopenharmony_ci          - mediatek,mt8195-topckgen
2962306a36Sopenharmony_ci          - mediatek,mt8195-infracfg_ao
3062306a36Sopenharmony_ci          - mediatek,mt8195-apmixedsys
3162306a36Sopenharmony_ci          - mediatek,mt8195-pericfg_ao
3262306a36Sopenharmony_ci      - const: syscon
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  reg:
3562306a36Sopenharmony_ci    maxItems: 1
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci  '#clock-cells':
3862306a36Sopenharmony_ci    const: 1
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci  '#reset-cells':
4162306a36Sopenharmony_ci    const: 1
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cirequired:
4462306a36Sopenharmony_ci  - compatible
4562306a36Sopenharmony_ci  - reg
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ciadditionalProperties: false
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ciexamples:
5062306a36Sopenharmony_ci  - |
5162306a36Sopenharmony_ci    topckgen: syscon@10000000 {
5262306a36Sopenharmony_ci        compatible = "mediatek,mt8195-topckgen", "syscon";
5362306a36Sopenharmony_ci        reg = <0x10000000 0x1000>;
5462306a36Sopenharmony_ci        #clock-cells = <1>;
5562306a36Sopenharmony_ci    };
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci  - |
5862306a36Sopenharmony_ci    infracfg_ao: syscon@10001000 {
5962306a36Sopenharmony_ci        compatible = "mediatek,mt8195-infracfg_ao", "syscon";
6062306a36Sopenharmony_ci        reg = <0x10001000 0x1000>;
6162306a36Sopenharmony_ci        #clock-cells = <1>;
6262306a36Sopenharmony_ci    };
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci  - |
6562306a36Sopenharmony_ci    apmixedsys: syscon@1000c000 {
6662306a36Sopenharmony_ci        compatible = "mediatek,mt8195-apmixedsys", "syscon";
6762306a36Sopenharmony_ci        reg = <0x1000c000 0x1000>;
6862306a36Sopenharmony_ci        #clock-cells = <1>;
6962306a36Sopenharmony_ci    };
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci  - |
7262306a36Sopenharmony_ci    pericfg_ao: syscon@11003000 {
7362306a36Sopenharmony_ci        compatible = "mediatek,mt8195-pericfg_ao", "syscon";
7462306a36Sopenharmony_ci        reg = <0x11003000 0x1000>;
7562306a36Sopenharmony_ci        #clock-cells = <1>;
7662306a36Sopenharmony_ci    };
77