162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/arm/mediatek/mediatek,mt8195-clock.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: MediaTek Functional Clock Controller for MT8195
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Chun-Jie Chen <chun-jie.chen@mediatek.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription:
1362306a36Sopenharmony_ci  The clock architecture in Mediatek like below
1462306a36Sopenharmony_ci  PLLs -->
1562306a36Sopenharmony_ci          dividers -->
1662306a36Sopenharmony_ci                      muxes
1762306a36Sopenharmony_ci                           -->
1862306a36Sopenharmony_ci                              clock gate
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  The devices except apusys_pll provide clock gate control in different IP blocks.
2162306a36Sopenharmony_ci  The apusys_pll provides Plls which generated from SoC 26m for AI Processing Unit.
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ciproperties:
2462306a36Sopenharmony_ci  compatible:
2562306a36Sopenharmony_ci    items:
2662306a36Sopenharmony_ci      - enum:
2762306a36Sopenharmony_ci          - mediatek,mt8195-scp_adsp
2862306a36Sopenharmony_ci          - mediatek,mt8195-imp_iic_wrap_s
2962306a36Sopenharmony_ci          - mediatek,mt8195-imp_iic_wrap_w
3062306a36Sopenharmony_ci          - mediatek,mt8195-mfgcfg
3162306a36Sopenharmony_ci          - mediatek,mt8195-wpesys
3262306a36Sopenharmony_ci          - mediatek,mt8195-wpesys_vpp0
3362306a36Sopenharmony_ci          - mediatek,mt8195-wpesys_vpp1
3462306a36Sopenharmony_ci          - mediatek,mt8195-imgsys
3562306a36Sopenharmony_ci          - mediatek,mt8195-imgsys1_dip_top
3662306a36Sopenharmony_ci          - mediatek,mt8195-imgsys1_dip_nr
3762306a36Sopenharmony_ci          - mediatek,mt8195-imgsys1_wpe
3862306a36Sopenharmony_ci          - mediatek,mt8195-ipesys
3962306a36Sopenharmony_ci          - mediatek,mt8195-camsys
4062306a36Sopenharmony_ci          - mediatek,mt8195-camsys_rawa
4162306a36Sopenharmony_ci          - mediatek,mt8195-camsys_yuva
4262306a36Sopenharmony_ci          - mediatek,mt8195-camsys_rawb
4362306a36Sopenharmony_ci          - mediatek,mt8195-camsys_yuvb
4462306a36Sopenharmony_ci          - mediatek,mt8195-camsys_mraw
4562306a36Sopenharmony_ci          - mediatek,mt8195-ccusys
4662306a36Sopenharmony_ci          - mediatek,mt8195-vdecsys_soc
4762306a36Sopenharmony_ci          - mediatek,mt8195-vdecsys
4862306a36Sopenharmony_ci          - mediatek,mt8195-vdecsys_core1
4962306a36Sopenharmony_ci          - mediatek,mt8195-vencsys
5062306a36Sopenharmony_ci          - mediatek,mt8195-vencsys_core1
5162306a36Sopenharmony_ci          - mediatek,mt8195-apusys_pll
5262306a36Sopenharmony_ci  reg:
5362306a36Sopenharmony_ci    maxItems: 1
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci  '#clock-cells':
5662306a36Sopenharmony_ci    const: 1
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cirequired:
5962306a36Sopenharmony_ci  - compatible
6062306a36Sopenharmony_ci  - reg
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ciadditionalProperties: false
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ciexamples:
6562306a36Sopenharmony_ci  - |
6662306a36Sopenharmony_ci    scp_adsp: clock-controller@10720000 {
6762306a36Sopenharmony_ci        compatible = "mediatek,mt8195-scp_adsp";
6862306a36Sopenharmony_ci        reg = <0x10720000 0x1000>;
6962306a36Sopenharmony_ci        #clock-cells = <1>;
7062306a36Sopenharmony_ci    };
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci  - |
7362306a36Sopenharmony_ci    imp_iic_wrap_s: clock-controller@11d03000 {
7462306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imp_iic_wrap_s";
7562306a36Sopenharmony_ci        reg = <0x11d03000 0x1000>;
7662306a36Sopenharmony_ci        #clock-cells = <1>;
7762306a36Sopenharmony_ci    };
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci  - |
8062306a36Sopenharmony_ci    imp_iic_wrap_w: clock-controller@11e05000 {
8162306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imp_iic_wrap_w";
8262306a36Sopenharmony_ci        reg = <0x11e05000 0x1000>;
8362306a36Sopenharmony_ci        #clock-cells = <1>;
8462306a36Sopenharmony_ci    };
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci  - |
8762306a36Sopenharmony_ci    mfgcfg: clock-controller@13fbf000 {
8862306a36Sopenharmony_ci        compatible = "mediatek,mt8195-mfgcfg";
8962306a36Sopenharmony_ci        reg = <0x13fbf000 0x1000>;
9062306a36Sopenharmony_ci        #clock-cells = <1>;
9162306a36Sopenharmony_ci    };
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci  - |
9462306a36Sopenharmony_ci    wpesys: clock-controller@14e00000 {
9562306a36Sopenharmony_ci        compatible = "mediatek,mt8195-wpesys";
9662306a36Sopenharmony_ci        reg = <0x14e00000 0x1000>;
9762306a36Sopenharmony_ci        #clock-cells = <1>;
9862306a36Sopenharmony_ci    };
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci  - |
10162306a36Sopenharmony_ci    wpesys_vpp0: clock-controller@14e02000 {
10262306a36Sopenharmony_ci        compatible = "mediatek,mt8195-wpesys_vpp0";
10362306a36Sopenharmony_ci        reg = <0x14e02000 0x1000>;
10462306a36Sopenharmony_ci        #clock-cells = <1>;
10562306a36Sopenharmony_ci    };
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci  - |
10862306a36Sopenharmony_ci    wpesys_vpp1: clock-controller@14e03000 {
10962306a36Sopenharmony_ci        compatible = "mediatek,mt8195-wpesys_vpp1";
11062306a36Sopenharmony_ci        reg = <0x14e03000 0x1000>;
11162306a36Sopenharmony_ci        #clock-cells = <1>;
11262306a36Sopenharmony_ci    };
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci  - |
11562306a36Sopenharmony_ci    imgsys: clock-controller@15000000 {
11662306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imgsys";
11762306a36Sopenharmony_ci        reg = <0x15000000 0x1000>;
11862306a36Sopenharmony_ci        #clock-cells = <1>;
11962306a36Sopenharmony_ci    };
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci  - |
12262306a36Sopenharmony_ci    imgsys1_dip_top: clock-controller@15110000 {
12362306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imgsys1_dip_top";
12462306a36Sopenharmony_ci        reg = <0x15110000 0x1000>;
12562306a36Sopenharmony_ci        #clock-cells = <1>;
12662306a36Sopenharmony_ci    };
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci  - |
12962306a36Sopenharmony_ci    imgsys1_dip_nr: clock-controller@15130000 {
13062306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imgsys1_dip_nr";
13162306a36Sopenharmony_ci        reg = <0x15130000 0x1000>;
13262306a36Sopenharmony_ci        #clock-cells = <1>;
13362306a36Sopenharmony_ci    };
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci  - |
13662306a36Sopenharmony_ci    imgsys1_wpe: clock-controller@15220000 {
13762306a36Sopenharmony_ci        compatible = "mediatek,mt8195-imgsys1_wpe";
13862306a36Sopenharmony_ci        reg = <0x15220000 0x1000>;
13962306a36Sopenharmony_ci        #clock-cells = <1>;
14062306a36Sopenharmony_ci    };
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci  - |
14362306a36Sopenharmony_ci    ipesys: clock-controller@15330000 {
14462306a36Sopenharmony_ci        compatible = "mediatek,mt8195-ipesys";
14562306a36Sopenharmony_ci        reg = <0x15330000 0x1000>;
14662306a36Sopenharmony_ci        #clock-cells = <1>;
14762306a36Sopenharmony_ci    };
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci  - |
15062306a36Sopenharmony_ci    camsys: clock-controller@16000000 {
15162306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys";
15262306a36Sopenharmony_ci        reg = <0x16000000 0x1000>;
15362306a36Sopenharmony_ci        #clock-cells = <1>;
15462306a36Sopenharmony_ci    };
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci  - |
15762306a36Sopenharmony_ci    camsys_rawa: clock-controller@1604f000 {
15862306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys_rawa";
15962306a36Sopenharmony_ci        reg = <0x1604f000 0x1000>;
16062306a36Sopenharmony_ci        #clock-cells = <1>;
16162306a36Sopenharmony_ci    };
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci  - |
16462306a36Sopenharmony_ci    camsys_yuva: clock-controller@1606f000 {
16562306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys_yuva";
16662306a36Sopenharmony_ci        reg = <0x1606f000 0x1000>;
16762306a36Sopenharmony_ci        #clock-cells = <1>;
16862306a36Sopenharmony_ci    };
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci  - |
17162306a36Sopenharmony_ci    camsys_rawb: clock-controller@1608f000 {
17262306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys_rawb";
17362306a36Sopenharmony_ci        reg = <0x1608f000 0x1000>;
17462306a36Sopenharmony_ci        #clock-cells = <1>;
17562306a36Sopenharmony_ci    };
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci  - |
17862306a36Sopenharmony_ci    camsys_yuvb: clock-controller@160af000 {
17962306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys_yuvb";
18062306a36Sopenharmony_ci        reg = <0x160af000 0x1000>;
18162306a36Sopenharmony_ci        #clock-cells = <1>;
18262306a36Sopenharmony_ci    };
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci  - |
18562306a36Sopenharmony_ci    camsys_mraw: clock-controller@16140000 {
18662306a36Sopenharmony_ci        compatible = "mediatek,mt8195-camsys_mraw";
18762306a36Sopenharmony_ci        reg = <0x16140000 0x1000>;
18862306a36Sopenharmony_ci        #clock-cells = <1>;
18962306a36Sopenharmony_ci    };
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci  - |
19262306a36Sopenharmony_ci    ccusys: clock-controller@17200000 {
19362306a36Sopenharmony_ci        compatible = "mediatek,mt8195-ccusys";
19462306a36Sopenharmony_ci        reg = <0x17200000 0x1000>;
19562306a36Sopenharmony_ci        #clock-cells = <1>;
19662306a36Sopenharmony_ci    };
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci  - |
19962306a36Sopenharmony_ci    vdecsys_soc: clock-controller@1800f000 {
20062306a36Sopenharmony_ci        compatible = "mediatek,mt8195-vdecsys_soc";
20162306a36Sopenharmony_ci        reg = <0x1800f000 0x1000>;
20262306a36Sopenharmony_ci        #clock-cells = <1>;
20362306a36Sopenharmony_ci    };
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci  - |
20662306a36Sopenharmony_ci    vdecsys: clock-controller@1802f000 {
20762306a36Sopenharmony_ci        compatible = "mediatek,mt8195-vdecsys";
20862306a36Sopenharmony_ci        reg = <0x1802f000 0x1000>;
20962306a36Sopenharmony_ci        #clock-cells = <1>;
21062306a36Sopenharmony_ci    };
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci  - |
21362306a36Sopenharmony_ci    vdecsys_core1: clock-controller@1803f000 {
21462306a36Sopenharmony_ci        compatible = "mediatek,mt8195-vdecsys_core1";
21562306a36Sopenharmony_ci        reg = <0x1803f000 0x1000>;
21662306a36Sopenharmony_ci        #clock-cells = <1>;
21762306a36Sopenharmony_ci    };
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci  - |
22062306a36Sopenharmony_ci    vencsys: clock-controller@1a000000 {
22162306a36Sopenharmony_ci        compatible = "mediatek,mt8195-vencsys";
22262306a36Sopenharmony_ci        reg = <0x1a000000 0x1000>;
22362306a36Sopenharmony_ci        #clock-cells = <1>;
22462306a36Sopenharmony_ci    };
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci  - |
22762306a36Sopenharmony_ci    vencsys_core1: clock-controller@1b000000 {
22862306a36Sopenharmony_ci        compatible = "mediatek,mt8195-vencsys_core1";
22962306a36Sopenharmony_ci        reg = <0x1b000000 0x1000>;
23062306a36Sopenharmony_ci        #clock-cells = <1>;
23162306a36Sopenharmony_ci    };
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci  - |
23462306a36Sopenharmony_ci    apusys_pll: clock-controller@190f3000 {
23562306a36Sopenharmony_ci        compatible = "mediatek,mt8195-apusys_pll";
23662306a36Sopenharmony_ci        reg = <0x190f3000 0x1000>;
23762306a36Sopenharmony_ci        #clock-cells = <1>;
23862306a36Sopenharmony_ci    };
239