18c2ecf20Sopenharmony_ci[ 28c2ecf20Sopenharmony_ci { 38c2ecf20Sopenharmony_ci "BriefDescription": "Core cycles the core was throttled due to a pending power level request.", 48c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 58c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 68c2ecf20Sopenharmony_ci "EventCode": "0x28", 78c2ecf20Sopenharmony_ci "EventName": "CORE_POWER.THROTTLE", 88c2ecf20Sopenharmony_ci "PublicDescription": "Core cycles the out-of-order engine was throttled due to a pending power level request.", 98c2ecf20Sopenharmony_ci "SampleAfterValue": "200003", 108c2ecf20Sopenharmony_ci "UMask": "0x40" 118c2ecf20Sopenharmony_ci }, 128c2ecf20Sopenharmony_ci { 138c2ecf20Sopenharmony_ci "BriefDescription": "Counts number of cache lines that are dropped and not written back to L3 as they are deemed to be less likely to be reused shortly", 148c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 158c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 168c2ecf20Sopenharmony_ci "EventCode": "0xFE", 178c2ecf20Sopenharmony_ci "EventName": "IDI_MISC.WB_DOWNGRADE", 188c2ecf20Sopenharmony_ci "PublicDescription": "Counts number of cache lines that are dropped and not written back to L3 as they are deemed to be less likely to be reused shortly.", 198c2ecf20Sopenharmony_ci "SampleAfterValue": "100003", 208c2ecf20Sopenharmony_ci "UMask": "0x4" 218c2ecf20Sopenharmony_ci }, 228c2ecf20Sopenharmony_ci { 238c2ecf20Sopenharmony_ci "BriefDescription": "Number of PREFETCHW instructions executed.", 248c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 258c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 268c2ecf20Sopenharmony_ci "EventCode": "0x32", 278c2ecf20Sopenharmony_ci "EventName": "SW_PREFETCH_ACCESS.PREFETCHW", 288c2ecf20Sopenharmony_ci "SampleAfterValue": "2000003", 298c2ecf20Sopenharmony_ci "UMask": "0x8" 308c2ecf20Sopenharmony_ci }, 318c2ecf20Sopenharmony_ci { 328c2ecf20Sopenharmony_ci "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the Non-AVX turbo schedule.", 338c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 348c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 358c2ecf20Sopenharmony_ci "EventCode": "0x28", 368c2ecf20Sopenharmony_ci "EventName": "CORE_POWER.LVL0_TURBO_LICENSE", 378c2ecf20Sopenharmony_ci "PublicDescription": "Core cycles where the core was running with power-delivery for baseline license level 0. This includes non-AVX codes, SSE, AVX 128-bit, and low-current AVX 256-bit codes.", 388c2ecf20Sopenharmony_ci "SampleAfterValue": "200003", 398c2ecf20Sopenharmony_ci "UMask": "0x7" 408c2ecf20Sopenharmony_ci }, 418c2ecf20Sopenharmony_ci { 428c2ecf20Sopenharmony_ci "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX2 turbo schedule.", 438c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 448c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 458c2ecf20Sopenharmony_ci "EventCode": "0x28", 468c2ecf20Sopenharmony_ci "EventName": "CORE_POWER.LVL1_TURBO_LICENSE", 478c2ecf20Sopenharmony_ci "PublicDescription": "Core cycles where the core was running with power-delivery for license level 1. This includes high current AVX 256-bit instructions as well as low current AVX 512-bit instructions.", 488c2ecf20Sopenharmony_ci "SampleAfterValue": "200003", 498c2ecf20Sopenharmony_ci "UMask": "0x18" 508c2ecf20Sopenharmony_ci }, 518c2ecf20Sopenharmony_ci { 528c2ecf20Sopenharmony_ci "BriefDescription": "Number of PREFETCHT0 instructions executed.", 538c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 548c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 558c2ecf20Sopenharmony_ci "EventCode": "0x32", 568c2ecf20Sopenharmony_ci "EventName": "SW_PREFETCH_ACCESS.T0", 578c2ecf20Sopenharmony_ci "SampleAfterValue": "2000003", 588c2ecf20Sopenharmony_ci "UMask": "0x2" 598c2ecf20Sopenharmony_ci }, 608c2ecf20Sopenharmony_ci { 618c2ecf20Sopenharmony_ci "BriefDescription": "Number of hardware interrupts received by the processor.", 628c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 638c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 648c2ecf20Sopenharmony_ci "EventCode": "0xCB", 658c2ecf20Sopenharmony_ci "EventName": "HW_INTERRUPTS.RECEIVED", 668c2ecf20Sopenharmony_ci "PublicDescription": "Counts the number of hardware interruptions received by the processor.", 678c2ecf20Sopenharmony_ci "SampleAfterValue": "203", 688c2ecf20Sopenharmony_ci "UMask": "0x1" 698c2ecf20Sopenharmony_ci }, 708c2ecf20Sopenharmony_ci { 718c2ecf20Sopenharmony_ci "BriefDescription": "Core cycles where the core was running in a manner where Turbo may be clipped to the AVX512 turbo schedule.", 728c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 738c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 748c2ecf20Sopenharmony_ci "EventCode": "0x28", 758c2ecf20Sopenharmony_ci "EventName": "CORE_POWER.LVL2_TURBO_LICENSE", 768c2ecf20Sopenharmony_ci "PublicDescription": "Core cycles where the core was running with power-delivery for license level 2 (introduced in Skylake Server michroarchtecture). This includes high current AVX 512-bit instructions.", 778c2ecf20Sopenharmony_ci "SampleAfterValue": "200003", 788c2ecf20Sopenharmony_ci "UMask": "0x20" 798c2ecf20Sopenharmony_ci }, 808c2ecf20Sopenharmony_ci { 818c2ecf20Sopenharmony_ci "BriefDescription": "Number of PREFETCHNTA instructions executed.", 828c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 838c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 848c2ecf20Sopenharmony_ci "EventCode": "0x32", 858c2ecf20Sopenharmony_ci "EventName": "SW_PREFETCH_ACCESS.NTA", 868c2ecf20Sopenharmony_ci "SampleAfterValue": "2000003", 878c2ecf20Sopenharmony_ci "UMask": "0x1" 888c2ecf20Sopenharmony_ci }, 898c2ecf20Sopenharmony_ci { 908c2ecf20Sopenharmony_ci "BriefDescription": "Number of PREFETCHT1 or PREFETCHT2 instructions executed.", 918c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 928c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 938c2ecf20Sopenharmony_ci "EventCode": "0x32", 948c2ecf20Sopenharmony_ci "EventName": "SW_PREFETCH_ACCESS.T1_T2", 958c2ecf20Sopenharmony_ci "SampleAfterValue": "2000003", 968c2ecf20Sopenharmony_ci "UMask": "0x4" 978c2ecf20Sopenharmony_ci }, 988c2ecf20Sopenharmony_ci { 998c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 1008c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 1018c2ecf20Sopenharmony_ci "EventCode": "0x09", 1028c2ecf20Sopenharmony_ci "EventName": "MEMORY_DISAMBIGUATION.HISTORY_RESET", 1038c2ecf20Sopenharmony_ci "SampleAfterValue": "2000003", 1048c2ecf20Sopenharmony_ci "UMask": "0x1" 1058c2ecf20Sopenharmony_ci }, 1068c2ecf20Sopenharmony_ci { 1078c2ecf20Sopenharmony_ci "BriefDescription": "Counts number of cache lines that are allocated and written back to L3 with the intention that they are more likely to be reused shortly", 1088c2ecf20Sopenharmony_ci "Counter": "0,1,2,3", 1098c2ecf20Sopenharmony_ci "CounterHTOff": "0,1,2,3,4,5,6,7", 1108c2ecf20Sopenharmony_ci "EventCode": "0xFE", 1118c2ecf20Sopenharmony_ci "EventName": "IDI_MISC.WB_UPGRADE", 1128c2ecf20Sopenharmony_ci "PublicDescription": "Counts number of cache lines that are allocated and written back to L3 with the intention that they are more likely to be reused shortly.", 1138c2ecf20Sopenharmony_ci "SampleAfterValue": "100003", 1148c2ecf20Sopenharmony_ci "UMask": "0x2" 1158c2ecf20Sopenharmony_ci } 1168c2ecf20Sopenharmony_ci]