18c2ecf20Sopenharmony_ci[ 28c2ecf20Sopenharmony_ci { 38c2ecf20Sopenharmony_ci "EventCode": "0x20036", 48c2ecf20Sopenharmony_ci "EventName": "PM_BR_2PATH", 58c2ecf20Sopenharmony_ci "BriefDescription": "Branches that are not strongly biased" 68c2ecf20Sopenharmony_ci }, 78c2ecf20Sopenharmony_ci { 88c2ecf20Sopenharmony_ci "EventCode": "0x40056", 98c2ecf20Sopenharmony_ci "EventName": "PM_MEM_LOC_THRESH_LSU_HIGH", 108c2ecf20Sopenharmony_ci "BriefDescription": "Local memory above threshold for LSU medium" 118c2ecf20Sopenharmony_ci }, 128c2ecf20Sopenharmony_ci { 138c2ecf20Sopenharmony_ci "EventCode": "0x40118", 148c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DCACHE_RELOAD_INTV", 158c2ecf20Sopenharmony_ci "BriefDescription": "Combined Intervention event" 168c2ecf20Sopenharmony_ci }, 178c2ecf20Sopenharmony_ci { 188c2ecf20Sopenharmony_ci "EventCode": "0x4F148", 198c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DPTEG_FROM_DL2L3_MOD", 208c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 218c2ecf20Sopenharmony_ci }, 228c2ecf20Sopenharmony_ci { 238c2ecf20Sopenharmony_ci "EventCode": "0x301E8", 248c2ecf20Sopenharmony_ci "EventName": "PM_THRESH_EXC_64", 258c2ecf20Sopenharmony_ci "BriefDescription": "Threshold counter exceeded a value of 64" 268c2ecf20Sopenharmony_ci }, 278c2ecf20Sopenharmony_ci { 288c2ecf20Sopenharmony_ci "EventCode": "0x4E04E", 298c2ecf20Sopenharmony_ci "EventName": "PM_DPTEG_FROM_L3MISS", 308c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 318c2ecf20Sopenharmony_ci }, 328c2ecf20Sopenharmony_ci { 338c2ecf20Sopenharmony_ci "EventCode": "0x40050", 348c2ecf20Sopenharmony_ci "EventName": "PM_SYS_PUMP_MPRED_RTY", 358c2ecf20Sopenharmony_ci "BriefDescription": "Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)" 368c2ecf20Sopenharmony_ci }, 378c2ecf20Sopenharmony_ci { 388c2ecf20Sopenharmony_ci "EventCode": "0x1F14E", 398c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DPTEG_FROM_L2MISS", 408c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request.. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 418c2ecf20Sopenharmony_ci }, 428c2ecf20Sopenharmony_ci { 438c2ecf20Sopenharmony_ci "EventCode": "0x4D018", 448c2ecf20Sopenharmony_ci "EventName": "PM_CMPLU_STALL_BRU", 458c2ecf20Sopenharmony_ci "BriefDescription": "Completion stall due to a Branch Unit" 468c2ecf20Sopenharmony_ci }, 478c2ecf20Sopenharmony_ci { 488c2ecf20Sopenharmony_ci "EventCode": "0x45052", 498c2ecf20Sopenharmony_ci "EventName": "PM_4FLOP_CMPL", 508c2ecf20Sopenharmony_ci "BriefDescription": "4 FLOP instruction completed" 518c2ecf20Sopenharmony_ci }, 528c2ecf20Sopenharmony_ci { 538c2ecf20Sopenharmony_ci "EventCode": "0x3D142", 548c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DATA_FROM_LMEM", 558c2ecf20Sopenharmony_ci "BriefDescription": "The processor's data cache was reloaded from the local chip's Memory due to a marked load" 568c2ecf20Sopenharmony_ci }, 578c2ecf20Sopenharmony_ci { 588c2ecf20Sopenharmony_ci "EventCode": "0x4C01E", 598c2ecf20Sopenharmony_ci "EventName": "PM_CMPLU_STALL_CRYPTO", 608c2ecf20Sopenharmony_ci "BriefDescription": "Finish stall because the NTF instruction was routed to the crypto execution pipe and was waiting to finish" 618c2ecf20Sopenharmony_ci }, 628c2ecf20Sopenharmony_ci { 638c2ecf20Sopenharmony_ci "EventCode": "0x3000C", 648c2ecf20Sopenharmony_ci "EventName": "PM_FREQ_DOWN", 658c2ecf20Sopenharmony_ci "BriefDescription": "Power Management: Below Threshold B" 668c2ecf20Sopenharmony_ci }, 678c2ecf20Sopenharmony_ci { 688c2ecf20Sopenharmony_ci "EventCode": "0x4D128", 698c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DATA_FROM_LMEM_CYC", 708c2ecf20Sopenharmony_ci "BriefDescription": "Duration in cycles to reload from the local chip's Memory due to a marked load" 718c2ecf20Sopenharmony_ci }, 728c2ecf20Sopenharmony_ci { 738c2ecf20Sopenharmony_ci "EventCode": "0x4D054", 748c2ecf20Sopenharmony_ci "EventName": "PM_8FLOP_CMPL", 758c2ecf20Sopenharmony_ci "BriefDescription": "8 FLOP instruction completed" 768c2ecf20Sopenharmony_ci }, 778c2ecf20Sopenharmony_ci { 788c2ecf20Sopenharmony_ci "EventCode": "0x10026", 798c2ecf20Sopenharmony_ci "EventName": "PM_TABLEWALK_CYC", 808c2ecf20Sopenharmony_ci "BriefDescription": "Cycles when an instruction tablewalk is active" 818c2ecf20Sopenharmony_ci }, 828c2ecf20Sopenharmony_ci { 838c2ecf20Sopenharmony_ci "EventCode": "0x2C012", 848c2ecf20Sopenharmony_ci "EventName": "PM_CMPLU_STALL_DCACHE_MISS", 858c2ecf20Sopenharmony_ci "BriefDescription": "Finish stall because the NTF instruction was a load that missed the L1 and was waiting for the data to return from the nest" 868c2ecf20Sopenharmony_ci }, 878c2ecf20Sopenharmony_ci { 888c2ecf20Sopenharmony_ci "EventCode": "0x2E04C", 898c2ecf20Sopenharmony_ci "EventName": "PM_DPTEG_FROM_MEMORY", 908c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from a memory location including L4 from local remote or distant due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 918c2ecf20Sopenharmony_ci }, 928c2ecf20Sopenharmony_ci { 938c2ecf20Sopenharmony_ci "EventCode": "0x3F142", 948c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DPTEG_FROM_L3_DISP_CONFLICT", 958c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 with dispatch conflict due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 968c2ecf20Sopenharmony_ci }, 978c2ecf20Sopenharmony_ci { 988c2ecf20Sopenharmony_ci "EventCode": "0x4F142", 998c2ecf20Sopenharmony_ci "EventName": "PM_MRK_DPTEG_FROM_L3", 1008c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 1018c2ecf20Sopenharmony_ci }, 1028c2ecf20Sopenharmony_ci { 1038c2ecf20Sopenharmony_ci "EventCode": "0x10060", 1048c2ecf20Sopenharmony_ci "EventName": "PM_TM_TRANS_RUN_CYC", 1058c2ecf20Sopenharmony_ci "BriefDescription": "run cycles in transactional state" 1068c2ecf20Sopenharmony_ci }, 1078c2ecf20Sopenharmony_ci { 1088c2ecf20Sopenharmony_ci "EventCode": "0x1E04C", 1098c2ecf20Sopenharmony_ci "EventName": "PM_DPTEG_FROM_LL4", 1108c2ecf20Sopenharmony_ci "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's L4 cache due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included" 1118c2ecf20Sopenharmony_ci }, 1128c2ecf20Sopenharmony_ci { 1138c2ecf20Sopenharmony_ci "EventCode": "0x45050", 1148c2ecf20Sopenharmony_ci "EventName": "PM_1FLOP_CMPL", 1158c2ecf20Sopenharmony_ci "BriefDescription": "one flop (fadd, fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg) operation completed" 1168c2ecf20Sopenharmony_ci } 1178c2ecf20Sopenharmony_ci] 118