18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci#ifndef _ASM_X86_CPUFEATURES_H 38c2ecf20Sopenharmony_ci#define _ASM_X86_CPUFEATURES_H 48c2ecf20Sopenharmony_ci 58c2ecf20Sopenharmony_ci#ifndef _ASM_X86_REQUIRED_FEATURES_H 68c2ecf20Sopenharmony_ci#include <asm/required-features.h> 78c2ecf20Sopenharmony_ci#endif 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#ifndef _ASM_X86_DISABLED_FEATURES_H 108c2ecf20Sopenharmony_ci#include <asm/disabled-features.h> 118c2ecf20Sopenharmony_ci#endif 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci/* 148c2ecf20Sopenharmony_ci * Defines x86 CPU feature bits 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci#define NCAPINTS 20 /* N 32-bit words worth of info */ 178c2ecf20Sopenharmony_ci#define NBUGINTS 2 /* N 32-bit bug flags */ 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci/* 208c2ecf20Sopenharmony_ci * Note: If the comment begins with a quoted string, that string is used 218c2ecf20Sopenharmony_ci * in /proc/cpuinfo instead of the macro name. If the string is "", 228c2ecf20Sopenharmony_ci * this feature bit is not displayed in /proc/cpuinfo at all. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * When adding new features here that depend on other features, 258c2ecf20Sopenharmony_ci * please update the table in kernel/cpu/cpuid-deps.c as well. 268c2ecf20Sopenharmony_ci */ 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000001 (EDX), word 0 */ 298c2ecf20Sopenharmony_ci#define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */ 308c2ecf20Sopenharmony_ci#define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */ 318c2ecf20Sopenharmony_ci#define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */ 328c2ecf20Sopenharmony_ci#define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */ 338c2ecf20Sopenharmony_ci#define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */ 348c2ecf20Sopenharmony_ci#define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */ 358c2ecf20Sopenharmony_ci#define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */ 368c2ecf20Sopenharmony_ci#define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */ 378c2ecf20Sopenharmony_ci#define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */ 388c2ecf20Sopenharmony_ci#define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */ 398c2ecf20Sopenharmony_ci#define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */ 408c2ecf20Sopenharmony_ci#define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */ 418c2ecf20Sopenharmony_ci#define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */ 428c2ecf20Sopenharmony_ci#define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */ 438c2ecf20Sopenharmony_ci#define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions (plus FCMOVcc, FCOMI with FPU) */ 448c2ecf20Sopenharmony_ci#define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */ 458c2ecf20Sopenharmony_ci#define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */ 468c2ecf20Sopenharmony_ci#define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */ 478c2ecf20Sopenharmony_ci#define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */ 488c2ecf20Sopenharmony_ci#define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */ 498c2ecf20Sopenharmony_ci#define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */ 508c2ecf20Sopenharmony_ci#define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */ 518c2ecf20Sopenharmony_ci#define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */ 528c2ecf20Sopenharmony_ci#define X86_FEATURE_XMM ( 0*32+25) /* "sse" */ 538c2ecf20Sopenharmony_ci#define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */ 548c2ecf20Sopenharmony_ci#define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */ 558c2ecf20Sopenharmony_ci#define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */ 568c2ecf20Sopenharmony_ci#define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */ 578c2ecf20Sopenharmony_ci#define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */ 588c2ecf20Sopenharmony_ci#define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */ 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */ 618c2ecf20Sopenharmony_ci/* Don't duplicate feature flags which are redundant with Intel! */ 628c2ecf20Sopenharmony_ci#define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */ 638c2ecf20Sopenharmony_ci#define X86_FEATURE_MP ( 1*32+19) /* MP Capable */ 648c2ecf20Sopenharmony_ci#define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */ 658c2ecf20Sopenharmony_ci#define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */ 668c2ecf20Sopenharmony_ci#define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */ 678c2ecf20Sopenharmony_ci#define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */ 688c2ecf20Sopenharmony_ci#define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */ 698c2ecf20Sopenharmony_ci#define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64, 64-bit support) */ 708c2ecf20Sopenharmony_ci#define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow extensions */ 718c2ecf20Sopenharmony_ci#define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow */ 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */ 748c2ecf20Sopenharmony_ci#define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */ 758c2ecf20Sopenharmony_ci#define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */ 768c2ecf20Sopenharmony_ci#define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */ 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci/* Other features, Linux-defined mapping, word 3 */ 798c2ecf20Sopenharmony_ci/* This range is used for feature bits which conflict or are synthesized */ 808c2ecf20Sopenharmony_ci#define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */ 818c2ecf20Sopenharmony_ci#define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */ 828c2ecf20Sopenharmony_ci#define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */ 838c2ecf20Sopenharmony_ci#define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */ 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci/* CPU types for specific tunings: */ 868c2ecf20Sopenharmony_ci#define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */ 878c2ecf20Sopenharmony_ci#define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */ 888c2ecf20Sopenharmony_ci#define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */ 898c2ecf20Sopenharmony_ci#define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */ 908c2ecf20Sopenharmony_ci#define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */ 918c2ecf20Sopenharmony_ci#define X86_FEATURE_UP ( 3*32+ 9) /* SMP kernel running on UP */ 928c2ecf20Sopenharmony_ci#define X86_FEATURE_ART ( 3*32+10) /* Always running timer (ART) */ 938c2ecf20Sopenharmony_ci#define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */ 948c2ecf20Sopenharmony_ci#define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */ 958c2ecf20Sopenharmony_ci#define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */ 968c2ecf20Sopenharmony_ci#define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in IA32 userspace */ 978c2ecf20Sopenharmony_ci#define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in IA32 userspace */ 988c2ecf20Sopenharmony_ci#define X86_FEATURE_REP_GOOD ( 3*32+16) /* REP microcode works well */ 998c2ecf20Sopenharmony_ci/* FREE! ( 3*32+17) */ 1008c2ecf20Sopenharmony_ci#define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" LFENCE synchronizes RDTSC */ 1018c2ecf20Sopenharmony_ci#define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */ 1028c2ecf20Sopenharmony_ci#define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */ 1038c2ecf20Sopenharmony_ci#define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */ 1048c2ecf20Sopenharmony_ci#define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* CPU topology enum extensions */ 1058c2ecf20Sopenharmony_ci#define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */ 1068c2ecf20Sopenharmony_ci#define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */ 1078c2ecf20Sopenharmony_ci#define X86_FEATURE_CPUID ( 3*32+25) /* CPU has CPUID instruction itself */ 1088c2ecf20Sopenharmony_ci#define X86_FEATURE_EXTD_APICID ( 3*32+26) /* Extended APICID (8 bits) */ 1098c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_DCM ( 3*32+27) /* AMD multi-node processor */ 1108c2ecf20Sopenharmony_ci#define X86_FEATURE_APERFMPERF ( 3*32+28) /* P-State hardware coordination feedback capability (APERF/MPERF MSRs) */ 1118c2ecf20Sopenharmony_ci/* free ( 3*32+29) */ 1128c2ecf20Sopenharmony_ci#define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */ 1138c2ecf20Sopenharmony_ci#define X86_FEATURE_TSC_KNOWN_FREQ ( 3*32+31) /* TSC has known frequency */ 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000001 (ECX), word 4 */ 1168c2ecf20Sopenharmony_ci#define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */ 1178c2ecf20Sopenharmony_ci#define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */ 1188c2ecf20Sopenharmony_ci#define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */ 1198c2ecf20Sopenharmony_ci#define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" MONITOR/MWAIT support */ 1208c2ecf20Sopenharmony_ci#define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL-qualified (filtered) Debug Store */ 1218c2ecf20Sopenharmony_ci#define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */ 1228c2ecf20Sopenharmony_ci#define X86_FEATURE_SMX ( 4*32+ 6) /* Safer Mode eXtensions */ 1238c2ecf20Sopenharmony_ci#define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */ 1248c2ecf20Sopenharmony_ci#define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */ 1258c2ecf20Sopenharmony_ci#define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */ 1268c2ecf20Sopenharmony_ci#define X86_FEATURE_CID ( 4*32+10) /* Context ID */ 1278c2ecf20Sopenharmony_ci#define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */ 1288c2ecf20Sopenharmony_ci#define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */ 1298c2ecf20Sopenharmony_ci#define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B instruction */ 1308c2ecf20Sopenharmony_ci#define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */ 1318c2ecf20Sopenharmony_ci#define X86_FEATURE_PDCM ( 4*32+15) /* Perf/Debug Capabilities MSR */ 1328c2ecf20Sopenharmony_ci#define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */ 1338c2ecf20Sopenharmony_ci#define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */ 1348c2ecf20Sopenharmony_ci#define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */ 1358c2ecf20Sopenharmony_ci#define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */ 1368c2ecf20Sopenharmony_ci#define X86_FEATURE_X2APIC ( 4*32+21) /* X2APIC */ 1378c2ecf20Sopenharmony_ci#define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */ 1388c2ecf20Sopenharmony_ci#define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */ 1398c2ecf20Sopenharmony_ci#define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* TSC deadline timer */ 1408c2ecf20Sopenharmony_ci#define X86_FEATURE_AES ( 4*32+25) /* AES instructions */ 1418c2ecf20Sopenharmony_ci#define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV instructions */ 1428c2ecf20Sopenharmony_ci#define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE instruction enabled in the OS */ 1438c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */ 1448c2ecf20Sopenharmony_ci#define X86_FEATURE_F16C ( 4*32+29) /* 16-bit FP conversions */ 1458c2ecf20Sopenharmony_ci#define X86_FEATURE_RDRAND ( 4*32+30) /* RDRAND instruction */ 1468c2ecf20Sopenharmony_ci#define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */ 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */ 1498c2ecf20Sopenharmony_ci#define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */ 1508c2ecf20Sopenharmony_ci#define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */ 1518c2ecf20Sopenharmony_ci#define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */ 1528c2ecf20Sopenharmony_ci#define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */ 1538c2ecf20Sopenharmony_ci#define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */ 1548c2ecf20Sopenharmony_ci#define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */ 1558c2ecf20Sopenharmony_ci#define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */ 1568c2ecf20Sopenharmony_ci#define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */ 1578c2ecf20Sopenharmony_ci#define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */ 1588c2ecf20Sopenharmony_ci#define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */ 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci/* More extended AMD flags: CPUID level 0x80000001, ECX, word 6 */ 1618c2ecf20Sopenharmony_ci#define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */ 1628c2ecf20Sopenharmony_ci#define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */ 1638c2ecf20Sopenharmony_ci#define X86_FEATURE_SVM ( 6*32+ 2) /* Secure Virtual Machine */ 1648c2ecf20Sopenharmony_ci#define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */ 1658c2ecf20Sopenharmony_ci#define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */ 1668c2ecf20Sopenharmony_ci#define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */ 1678c2ecf20Sopenharmony_ci#define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */ 1688c2ecf20Sopenharmony_ci#define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */ 1698c2ecf20Sopenharmony_ci#define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */ 1708c2ecf20Sopenharmony_ci#define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */ 1718c2ecf20Sopenharmony_ci#define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */ 1728c2ecf20Sopenharmony_ci#define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */ 1738c2ecf20Sopenharmony_ci#define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */ 1748c2ecf20Sopenharmony_ci#define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */ 1758c2ecf20Sopenharmony_ci#define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */ 1768c2ecf20Sopenharmony_ci#define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */ 1778c2ecf20Sopenharmony_ci#define X86_FEATURE_TCE ( 6*32+17) /* Translation Cache Extension */ 1788c2ecf20Sopenharmony_ci#define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */ 1798c2ecf20Sopenharmony_ci#define X86_FEATURE_TBM ( 6*32+21) /* Trailing Bit Manipulations */ 1808c2ecf20Sopenharmony_ci#define X86_FEATURE_TOPOEXT ( 6*32+22) /* Topology extensions CPUID leafs */ 1818c2ecf20Sopenharmony_ci#define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* Core performance counter extensions */ 1828c2ecf20Sopenharmony_ci#define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */ 1838c2ecf20Sopenharmony_ci#define X86_FEATURE_BPEXT ( 6*32+26) /* Data breakpoint extension */ 1848c2ecf20Sopenharmony_ci#define X86_FEATURE_PTSC ( 6*32+27) /* Performance time-stamp counter */ 1858c2ecf20Sopenharmony_ci#define X86_FEATURE_PERFCTR_LLC ( 6*32+28) /* Last Level Cache performance counter extensions */ 1868c2ecf20Sopenharmony_ci#define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX instructions) */ 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci/* 1898c2ecf20Sopenharmony_ci * Auxiliary flags: Linux defined - For features scattered in various 1908c2ecf20Sopenharmony_ci * CPUID levels like 0x6, 0xA etc, word 7. 1918c2ecf20Sopenharmony_ci * 1928c2ecf20Sopenharmony_ci * Reuse free bits when adding new feature flags! 1938c2ecf20Sopenharmony_ci */ 1948c2ecf20Sopenharmony_ci#define X86_FEATURE_RING3MWAIT ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT instructions */ 1958c2ecf20Sopenharmony_ci#define X86_FEATURE_CPUID_FAULT ( 7*32+ 1) /* Intel CPUID faulting */ 1968c2ecf20Sopenharmony_ci#define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */ 1978c2ecf20Sopenharmony_ci#define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */ 1988c2ecf20Sopenharmony_ci#define X86_FEATURE_CAT_L3 ( 7*32+ 4) /* Cache Allocation Technology L3 */ 1998c2ecf20Sopenharmony_ci#define X86_FEATURE_CAT_L2 ( 7*32+ 5) /* Cache Allocation Technology L2 */ 2008c2ecf20Sopenharmony_ci#define X86_FEATURE_CDP_L3 ( 7*32+ 6) /* Code and Data Prioritization L3 */ 2018c2ecf20Sopenharmony_ci#define X86_FEATURE_INVPCID_SINGLE ( 7*32+ 7) /* Effectively INVPCID && CR4.PCIDE=1 */ 2028c2ecf20Sopenharmony_ci#define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */ 2038c2ecf20Sopenharmony_ci#define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */ 2048c2ecf20Sopenharmony_ci/* FREE! ( 7*32+10) */ 2058c2ecf20Sopenharmony_ci#define X86_FEATURE_PTI ( 7*32+11) /* Kernel Page Table Isolation enabled */ 2068c2ecf20Sopenharmony_ci#define X86_FEATURE_KERNEL_IBRS ( 7*32+12) /* "" Set/clear IBRS on kernel entry/exit */ 2078c2ecf20Sopenharmony_ci#define X86_FEATURE_RSB_VMEXIT ( 7*32+13) /* "" Fill RSB on VM-Exit */ 2088c2ecf20Sopenharmony_ci#define X86_FEATURE_INTEL_PPIN ( 7*32+14) /* Intel Processor Inventory Number */ 2098c2ecf20Sopenharmony_ci#define X86_FEATURE_CDP_L2 ( 7*32+15) /* Code and Data Prioritization L2 */ 2108c2ecf20Sopenharmony_ci#define X86_FEATURE_MSR_SPEC_CTRL ( 7*32+16) /* "" MSR SPEC_CTRL is implemented */ 2118c2ecf20Sopenharmony_ci#define X86_FEATURE_SSBD ( 7*32+17) /* Speculative Store Bypass Disable */ 2128c2ecf20Sopenharmony_ci#define X86_FEATURE_MBA ( 7*32+18) /* Memory Bandwidth Allocation */ 2138c2ecf20Sopenharmony_ci#define X86_FEATURE_RSB_CTXSW ( 7*32+19) /* "" Fill RSB on context switches */ 2148c2ecf20Sopenharmony_ci/* FREE! ( 7*32+20) */ 2158c2ecf20Sopenharmony_ci#define X86_FEATURE_USE_IBPB ( 7*32+21) /* "" Indirect Branch Prediction Barrier enabled */ 2168c2ecf20Sopenharmony_ci#define X86_FEATURE_USE_IBRS_FW ( 7*32+22) /* "" Use IBRS during runtime firmware calls */ 2178c2ecf20Sopenharmony_ci#define X86_FEATURE_SPEC_STORE_BYPASS_DISABLE ( 7*32+23) /* "" Disable Speculative Store Bypass. */ 2188c2ecf20Sopenharmony_ci#define X86_FEATURE_LS_CFG_SSBD ( 7*32+24) /* "" AMD SSBD implementation via LS_CFG MSR */ 2198c2ecf20Sopenharmony_ci#define X86_FEATURE_IBRS ( 7*32+25) /* Indirect Branch Restricted Speculation */ 2208c2ecf20Sopenharmony_ci#define X86_FEATURE_IBPB ( 7*32+26) /* Indirect Branch Prediction Barrier */ 2218c2ecf20Sopenharmony_ci#define X86_FEATURE_STIBP ( 7*32+27) /* Single Thread Indirect Branch Predictors */ 2228c2ecf20Sopenharmony_ci#define X86_FEATURE_ZEN ( 7*32+28) /* "" CPU is AMD family 0x17 or above (Zen) */ 2238c2ecf20Sopenharmony_ci#define X86_FEATURE_L1TF_PTEINV ( 7*32+29) /* "" L1TF workaround PTE inversion */ 2248c2ecf20Sopenharmony_ci#define X86_FEATURE_IBRS_ENHANCED ( 7*32+30) /* Enhanced IBRS */ 2258c2ecf20Sopenharmony_ci#define X86_FEATURE_MSR_IA32_FEAT_CTL ( 7*32+31) /* "" MSR IA32_FEAT_CTL configured */ 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci/* Virtualization flags: Linux defined, word 8 */ 2288c2ecf20Sopenharmony_ci#define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */ 2298c2ecf20Sopenharmony_ci#define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */ 2308c2ecf20Sopenharmony_ci#define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */ 2318c2ecf20Sopenharmony_ci#define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */ 2328c2ecf20Sopenharmony_ci#define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */ 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci#define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer VMMCALL to VMCALL */ 2358c2ecf20Sopenharmony_ci#define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */ 2368c2ecf20Sopenharmony_ci#define X86_FEATURE_EPT_AD ( 8*32+17) /* Intel Extended Page Table access-dirty bit */ 2378c2ecf20Sopenharmony_ci#define X86_FEATURE_VMCALL ( 8*32+18) /* "" Hypervisor supports the VMCALL instruction */ 2388c2ecf20Sopenharmony_ci#define X86_FEATURE_VMW_VMMCALL ( 8*32+19) /* "" VMware prefers VMMCALL hypercall instruction */ 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000007:0 (EBX), word 9 */ 2418c2ecf20Sopenharmony_ci#define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* RDFSBASE, WRFSBASE, RDGSBASE, WRGSBASE instructions*/ 2428c2ecf20Sopenharmony_ci#define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3B */ 2438c2ecf20Sopenharmony_ci#define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ 2448c2ecf20Sopenharmony_ci#define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ 2458c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ 2468c2ecf20Sopenharmony_ci#define X86_FEATURE_FDP_EXCPTN_ONLY ( 9*32+ 6) /* "" FPU data pointer updated only on x87 exceptions */ 2478c2ecf20Sopenharmony_ci#define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */ 2488c2ecf20Sopenharmony_ci#define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */ 2498c2ecf20Sopenharmony_ci#define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB instructions */ 2508c2ecf20Sopenharmony_ci#define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */ 2518c2ecf20Sopenharmony_ci#define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */ 2528c2ecf20Sopenharmony_ci#define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */ 2538c2ecf20Sopenharmony_ci#define X86_FEATURE_ZERO_FCS_FDS ( 9*32+13) /* "" Zero out FPU CS and FPU DS */ 2548c2ecf20Sopenharmony_ci#define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */ 2558c2ecf20Sopenharmony_ci#define X86_FEATURE_RDT_A ( 9*32+15) /* Resource Director Technology Allocation */ 2568c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */ 2578c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */ 2588c2ecf20Sopenharmony_ci#define X86_FEATURE_RDSEED ( 9*32+18) /* RDSEED instruction */ 2598c2ecf20Sopenharmony_ci#define X86_FEATURE_ADX ( 9*32+19) /* ADCX and ADOX instructions */ 2608c2ecf20Sopenharmony_ci#define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */ 2618c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512IFMA ( 9*32+21) /* AVX-512 Integer Fused Multiply-Add instructions */ 2628c2ecf20Sopenharmony_ci#define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */ 2638c2ecf20Sopenharmony_ci#define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */ 2648c2ecf20Sopenharmony_ci#define X86_FEATURE_INTEL_PT ( 9*32+25) /* Intel Processor Trace */ 2658c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */ 2668c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */ 2678c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */ 2688c2ecf20Sopenharmony_ci#define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */ 2698c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */ 2708c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */ 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci/* Extended state features, CPUID level 0x0000000d:1 (EAX), word 10 */ 2738c2ecf20Sopenharmony_ci#define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT instruction */ 2748c2ecf20Sopenharmony_ci#define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC instruction */ 2758c2ecf20Sopenharmony_ci#define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 instruction */ 2768c2ecf20Sopenharmony_ci#define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS instructions */ 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci/* 2798c2ecf20Sopenharmony_ci * Extended auxiliary flags: Linux defined - for features scattered in various 2808c2ecf20Sopenharmony_ci * CPUID levels like 0xf, etc. 2818c2ecf20Sopenharmony_ci * 2828c2ecf20Sopenharmony_ci * Reuse free bits when adding new feature flags! 2838c2ecf20Sopenharmony_ci */ 2848c2ecf20Sopenharmony_ci#define X86_FEATURE_CQM_LLC (11*32+ 0) /* LLC QoS if 1 */ 2858c2ecf20Sopenharmony_ci#define X86_FEATURE_CQM_OCCUP_LLC (11*32+ 1) /* LLC occupancy monitoring */ 2868c2ecf20Sopenharmony_ci#define X86_FEATURE_CQM_MBM_TOTAL (11*32+ 2) /* LLC Total MBM monitoring */ 2878c2ecf20Sopenharmony_ci#define X86_FEATURE_CQM_MBM_LOCAL (11*32+ 3) /* LLC Local MBM monitoring */ 2888c2ecf20Sopenharmony_ci#define X86_FEATURE_FENCE_SWAPGS_USER (11*32+ 4) /* "" LFENCE in user entry SWAPGS path */ 2898c2ecf20Sopenharmony_ci#define X86_FEATURE_FENCE_SWAPGS_KERNEL (11*32+ 5) /* "" LFENCE in kernel entry SWAPGS path */ 2908c2ecf20Sopenharmony_ci#define X86_FEATURE_SPLIT_LOCK_DETECT (11*32+ 6) /* #AC for split lock */ 2918c2ecf20Sopenharmony_ci#define X86_FEATURE_PER_THREAD_MBA (11*32+ 7) /* "" Per-thread Memory Bandwidth Allocation */ 2928c2ecf20Sopenharmony_ci#define X86_FEATURE_ENTRY_IBPB (11*32+10) /* "" Issue an IBPB on kernel entry */ 2938c2ecf20Sopenharmony_ci#define X86_FEATURE_RRSBA_CTRL (11*32+11) /* "" RET prediction control */ 2948c2ecf20Sopenharmony_ci#define X86_FEATURE_RETPOLINE (11*32+12) /* "" Generic Retpoline mitigation for Spectre variant 2 */ 2958c2ecf20Sopenharmony_ci#define X86_FEATURE_RETPOLINE_LFENCE (11*32+13) /* "" Use LFENCE for Spectre variant 2 */ 2968c2ecf20Sopenharmony_ci#define X86_FEATURE_RETHUNK (11*32+14) /* "" Use REturn THUNK */ 2978c2ecf20Sopenharmony_ci#define X86_FEATURE_UNRET (11*32+15) /* "" AMD BTB untrain return */ 2988c2ecf20Sopenharmony_ci#define X86_FEATURE_RSB_VMEXIT_LITE (11*32+17) /* "" Fill RSB on VM-Exit when EIBRS is enabled */ 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000007:1 (EAX), word 12 */ 3018c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX_VNNI (12*32+ 4) /* AVX VNNI instructions */ 3028c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_BF16 (12*32+ 5) /* AVX512 BFLOAT16 instructions */ 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci/* AMD-defined CPU features, CPUID level 0x80000008 (EBX), word 13 */ 3058c2ecf20Sopenharmony_ci#define X86_FEATURE_CLZERO (13*32+ 0) /* CLZERO instruction */ 3068c2ecf20Sopenharmony_ci#define X86_FEATURE_IRPERF (13*32+ 1) /* Instructions Retired Count */ 3078c2ecf20Sopenharmony_ci#define X86_FEATURE_XSAVEERPTR (13*32+ 2) /* Always save/restore FP error pointers */ 3088c2ecf20Sopenharmony_ci#define X86_FEATURE_RDPRU (13*32+ 4) /* Read processor register at user level */ 3098c2ecf20Sopenharmony_ci#define X86_FEATURE_WBNOINVD (13*32+ 9) /* WBNOINVD instruction */ 3108c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_IBPB (13*32+12) /* "" Indirect Branch Prediction Barrier */ 3118c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_IBRS (13*32+14) /* "" Indirect Branch Restricted Speculation */ 3128c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_STIBP (13*32+15) /* "" Single Thread Indirect Branch Predictors */ 3138c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_STIBP_ALWAYS_ON (13*32+17) /* "" Single Thread Indirect Branch Predictors always-on preferred */ 3148c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_PPIN (13*32+23) /* Protected Processor Inventory Number */ 3158c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_SSBD (13*32+24) /* "" Speculative Store Bypass Disable */ 3168c2ecf20Sopenharmony_ci#define X86_FEATURE_VIRT_SSBD (13*32+25) /* Virtualized Speculative Store Bypass Disable */ 3178c2ecf20Sopenharmony_ci#define X86_FEATURE_AMD_SSB_NO (13*32+26) /* "" Speculative Store Bypass is fixed in hardware. */ 3188c2ecf20Sopenharmony_ci#define X86_FEATURE_BTC_NO (13*32+29) /* "" Not vulnerable to Branch Type Confusion */ 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci/* Thermal and Power Management Leaf, CPUID level 0x00000006 (EAX), word 14 */ 3218c2ecf20Sopenharmony_ci#define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */ 3228c2ecf20Sopenharmony_ci#define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */ 3238c2ecf20Sopenharmony_ci#define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */ 3248c2ecf20Sopenharmony_ci#define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */ 3258c2ecf20Sopenharmony_ci#define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */ 3268c2ecf20Sopenharmony_ci#define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */ 3278c2ecf20Sopenharmony_ci#define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */ 3288c2ecf20Sopenharmony_ci#define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */ 3298c2ecf20Sopenharmony_ci#define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */ 3308c2ecf20Sopenharmony_ci#define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */ 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci/* AMD SVM Feature Identification, CPUID level 0x8000000a (EDX), word 15 */ 3338c2ecf20Sopenharmony_ci#define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */ 3348c2ecf20Sopenharmony_ci#define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */ 3358c2ecf20Sopenharmony_ci#define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */ 3368c2ecf20Sopenharmony_ci#define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */ 3378c2ecf20Sopenharmony_ci#define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */ 3388c2ecf20Sopenharmony_ci#define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */ 3398c2ecf20Sopenharmony_ci#define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */ 3408c2ecf20Sopenharmony_ci#define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */ 3418c2ecf20Sopenharmony_ci#define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */ 3428c2ecf20Sopenharmony_ci#define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */ 3438c2ecf20Sopenharmony_ci#define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */ 3448c2ecf20Sopenharmony_ci#define X86_FEATURE_V_VMSAVE_VMLOAD (15*32+15) /* Virtual VMSAVE VMLOAD */ 3458c2ecf20Sopenharmony_ci#define X86_FEATURE_VGIF (15*32+16) /* Virtual GIF */ 3468c2ecf20Sopenharmony_ci#define X86_FEATURE_SVME_ADDR_CHK (15*32+28) /* "" SVME addr check */ 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000007:0 (ECX), word 16 */ 3498c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512VBMI (16*32+ 1) /* AVX512 Vector Bit Manipulation instructions*/ 3508c2ecf20Sopenharmony_ci#define X86_FEATURE_UMIP (16*32+ 2) /* User Mode Instruction Protection */ 3518c2ecf20Sopenharmony_ci#define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */ 3528c2ecf20Sopenharmony_ci#define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */ 3538c2ecf20Sopenharmony_ci#define X86_FEATURE_WAITPKG (16*32+ 5) /* UMONITOR/UMWAIT/TPAUSE Instructions */ 3548c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */ 3558c2ecf20Sopenharmony_ci#define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */ 3568c2ecf20Sopenharmony_ci#define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */ 3578c2ecf20Sopenharmony_ci#define X86_FEATURE_VPCLMULQDQ (16*32+10) /* Carry-Less Multiplication Double Quadword */ 3588c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_VNNI (16*32+11) /* Vector Neural Network Instructions */ 3598c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_BITALG (16*32+12) /* Support for VPOPCNT[B,W] and VPSHUF-BITQMB instructions */ 3608c2ecf20Sopenharmony_ci#define X86_FEATURE_TME (16*32+13) /* Intel Total Memory Encryption */ 3618c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW */ 3628c2ecf20Sopenharmony_ci#define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */ 3638c2ecf20Sopenharmony_ci#define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */ 3648c2ecf20Sopenharmony_ci#define X86_FEATURE_CLDEMOTE (16*32+25) /* CLDEMOTE instruction */ 3658c2ecf20Sopenharmony_ci#define X86_FEATURE_MOVDIRI (16*32+27) /* MOVDIRI instruction */ 3668c2ecf20Sopenharmony_ci#define X86_FEATURE_MOVDIR64B (16*32+28) /* MOVDIR64B instruction */ 3678c2ecf20Sopenharmony_ci#define X86_FEATURE_ENQCMD (16*32+29) /* ENQCMD and ENQCMDS instructions */ 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci/* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ 3708c2ecf20Sopenharmony_ci#define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ 3718c2ecf20Sopenharmony_ci#define X86_FEATURE_SUCCOR (17*32+ 1) /* Uncorrectable error containment and recovery */ 3728c2ecf20Sopenharmony_ci#define X86_FEATURE_SMCA (17*32+ 3) /* Scalable MCA */ 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci/* Intel-defined CPU features, CPUID level 0x00000007:0 (EDX), word 18 */ 3758c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_4VNNIW (18*32+ 2) /* AVX-512 Neural Network Instructions */ 3768c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_4FMAPS (18*32+ 3) /* AVX-512 Multiply Accumulation Single precision */ 3778c2ecf20Sopenharmony_ci#define X86_FEATURE_FSRM (18*32+ 4) /* Fast Short Rep Mov */ 3788c2ecf20Sopenharmony_ci#define X86_FEATURE_AVX512_VP2INTERSECT (18*32+ 8) /* AVX-512 Intersect for D/Q */ 3798c2ecf20Sopenharmony_ci#define X86_FEATURE_SRBDS_CTRL (18*32+ 9) /* "" SRBDS mitigation MSR available */ 3808c2ecf20Sopenharmony_ci#define X86_FEATURE_MD_CLEAR (18*32+10) /* VERW clears CPU buffers */ 3818c2ecf20Sopenharmony_ci#define X86_FEATURE_TSX_FORCE_ABORT (18*32+13) /* "" TSX_FORCE_ABORT */ 3828c2ecf20Sopenharmony_ci#define X86_FEATURE_SERIALIZE (18*32+14) /* SERIALIZE instruction */ 3838c2ecf20Sopenharmony_ci#define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ 3848c2ecf20Sopenharmony_ci#define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ 3858c2ecf20Sopenharmony_ci#define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ 3868c2ecf20Sopenharmony_ci#define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ 3878c2ecf20Sopenharmony_ci#define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ 3888c2ecf20Sopenharmony_ci#define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ 3898c2ecf20Sopenharmony_ci#define X86_FEATURE_ARCH_CAPABILITIES (18*32+29) /* IA32_ARCH_CAPABILITIES MSR (Intel) */ 3908c2ecf20Sopenharmony_ci#define X86_FEATURE_CORE_CAPABILITIES (18*32+30) /* "" IA32_CORE_CAPABILITIES MSR */ 3918c2ecf20Sopenharmony_ci#define X86_FEATURE_SPEC_CTRL_SSBD (18*32+31) /* "" Speculative Store Bypass Disable */ 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci/* AMD-defined memory encryption features, CPUID level 0x8000001f (EAX), word 19 */ 3948c2ecf20Sopenharmony_ci#define X86_FEATURE_SME (19*32+ 0) /* AMD Secure Memory Encryption */ 3958c2ecf20Sopenharmony_ci#define X86_FEATURE_SEV (19*32+ 1) /* AMD Secure Encrypted Virtualization */ 3968c2ecf20Sopenharmony_ci#define X86_FEATURE_VM_PAGE_FLUSH (19*32+ 2) /* "" VM Page Flush MSR is supported */ 3978c2ecf20Sopenharmony_ci#define X86_FEATURE_SEV_ES (19*32+ 3) /* AMD Secure Encrypted Virtualization - Encrypted State */ 3988c2ecf20Sopenharmony_ci#define X86_FEATURE_SME_COHERENT (19*32+10) /* "" AMD hardware-enforced cache coherency */ 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci/* 4018c2ecf20Sopenharmony_ci * BUG word(s) 4028c2ecf20Sopenharmony_ci */ 4038c2ecf20Sopenharmony_ci#define X86_BUG(x) (NCAPINTS*32 + (x)) 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci#define X86_BUG_F00F X86_BUG(0) /* Intel F00F */ 4068c2ecf20Sopenharmony_ci#define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */ 4078c2ecf20Sopenharmony_ci#define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */ 4088c2ecf20Sopenharmony_ci#define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */ 4098c2ecf20Sopenharmony_ci#define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */ 4108c2ecf20Sopenharmony_ci#define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */ 4118c2ecf20Sopenharmony_ci#define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */ 4128c2ecf20Sopenharmony_ci#define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */ 4138c2ecf20Sopenharmony_ci#define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */ 4148c2ecf20Sopenharmony_ci#ifdef CONFIG_X86_32 4158c2ecf20Sopenharmony_ci/* 4168c2ecf20Sopenharmony_ci * 64-bit kernels don't use X86_BUG_ESPFIX. Make the define conditional 4178c2ecf20Sopenharmony_ci * to avoid confusion. 4188c2ecf20Sopenharmony_ci */ 4198c2ecf20Sopenharmony_ci#define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */ 4208c2ecf20Sopenharmony_ci#endif 4218c2ecf20Sopenharmony_ci#define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */ 4228c2ecf20Sopenharmony_ci#define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */ 4238c2ecf20Sopenharmony_ci#define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */ 4248c2ecf20Sopenharmony_ci#define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */ 4258c2ecf20Sopenharmony_ci#define X86_BUG_CPU_MELTDOWN X86_BUG(14) /* CPU is affected by meltdown attack and needs kernel page table isolation */ 4268c2ecf20Sopenharmony_ci#define X86_BUG_SPECTRE_V1 X86_BUG(15) /* CPU is affected by Spectre variant 1 attack with conditional branches */ 4278c2ecf20Sopenharmony_ci#define X86_BUG_SPECTRE_V2 X86_BUG(16) /* CPU is affected by Spectre variant 2 attack with indirect branches */ 4288c2ecf20Sopenharmony_ci#define X86_BUG_SPEC_STORE_BYPASS X86_BUG(17) /* CPU is affected by speculative store bypass attack */ 4298c2ecf20Sopenharmony_ci#define X86_BUG_L1TF X86_BUG(18) /* CPU is affected by L1 Terminal Fault */ 4308c2ecf20Sopenharmony_ci#define X86_BUG_MDS X86_BUG(19) /* CPU is affected by Microarchitectural data sampling */ 4318c2ecf20Sopenharmony_ci#define X86_BUG_MSBDS_ONLY X86_BUG(20) /* CPU is only affected by the MSDBS variant of BUG_MDS */ 4328c2ecf20Sopenharmony_ci#define X86_BUG_SWAPGS X86_BUG(21) /* CPU is affected by speculation through SWAPGS */ 4338c2ecf20Sopenharmony_ci#define X86_BUG_TAA X86_BUG(22) /* CPU is affected by TSX Async Abort(TAA) */ 4348c2ecf20Sopenharmony_ci#define X86_BUG_ITLB_MULTIHIT X86_BUG(23) /* CPU may incur MCE during certain page attribute changes */ 4358c2ecf20Sopenharmony_ci#define X86_BUG_SRBDS X86_BUG(24) /* CPU may leak RNG bits if not mitigated */ 4368c2ecf20Sopenharmony_ci#define X86_BUG_MMIO_STALE_DATA X86_BUG(25) /* CPU is affected by Processor MMIO Stale Data vulnerabilities */ 4378c2ecf20Sopenharmony_ci#define X86_BUG_RETBLEED X86_BUG(26) /* CPU is affected by RETBleed */ 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci#endif /* _ASM_X86_CPUFEATURES_H */ 440