18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * omap-dmic.c -- OMAP ASoC DMIC DAI driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2010 - 2011 Texas Instruments 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Author: David Lambert <dlambert@ti.com> 88c2ecf20Sopenharmony_ci * Misael Lopez Cruz <misael.lopez@ti.com> 98c2ecf20Sopenharmony_ci * Liam Girdwood <lrg@ti.com> 108c2ecf20Sopenharmony_ci * Peter Ujfalusi <peter.ujfalusi@ti.com> 118c2ecf20Sopenharmony_ci */ 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <linux/init.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 168c2ecf20Sopenharmony_ci#include <linux/err.h> 178c2ecf20Sopenharmony_ci#include <linux/clk.h> 188c2ecf20Sopenharmony_ci#include <linux/io.h> 198c2ecf20Sopenharmony_ci#include <linux/slab.h> 208c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 218c2ecf20Sopenharmony_ci#include <linux/of_device.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#include <sound/core.h> 248c2ecf20Sopenharmony_ci#include <sound/pcm.h> 258c2ecf20Sopenharmony_ci#include <sound/pcm_params.h> 268c2ecf20Sopenharmony_ci#include <sound/initval.h> 278c2ecf20Sopenharmony_ci#include <sound/soc.h> 288c2ecf20Sopenharmony_ci#include <sound/dmaengine_pcm.h> 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci#include "omap-dmic.h" 318c2ecf20Sopenharmony_ci#include "sdma-pcm.h" 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistruct omap_dmic { 348c2ecf20Sopenharmony_ci struct device *dev; 358c2ecf20Sopenharmony_ci void __iomem *io_base; 368c2ecf20Sopenharmony_ci struct clk *fclk; 378c2ecf20Sopenharmony_ci struct pm_qos_request pm_qos_req; 388c2ecf20Sopenharmony_ci int latency; 398c2ecf20Sopenharmony_ci int fclk_freq; 408c2ecf20Sopenharmony_ci int out_freq; 418c2ecf20Sopenharmony_ci int clk_div; 428c2ecf20Sopenharmony_ci int sysclk; 438c2ecf20Sopenharmony_ci int threshold; 448c2ecf20Sopenharmony_ci u32 ch_enabled; 458c2ecf20Sopenharmony_ci bool active; 468c2ecf20Sopenharmony_ci struct mutex mutex; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci struct snd_dmaengine_dai_dma_data dma_data; 498c2ecf20Sopenharmony_ci}; 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_cistatic inline void omap_dmic_write(struct omap_dmic *dmic, u16 reg, u32 val) 528c2ecf20Sopenharmony_ci{ 538c2ecf20Sopenharmony_ci writel_relaxed(val, dmic->io_base + reg); 548c2ecf20Sopenharmony_ci} 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic inline int omap_dmic_read(struct omap_dmic *dmic, u16 reg) 578c2ecf20Sopenharmony_ci{ 588c2ecf20Sopenharmony_ci return readl_relaxed(dmic->io_base + reg); 598c2ecf20Sopenharmony_ci} 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistatic inline void omap_dmic_start(struct omap_dmic *dmic) 628c2ecf20Sopenharmony_ci{ 638c2ecf20Sopenharmony_ci u32 ctrl = omap_dmic_read(dmic, OMAP_DMIC_CTRL_REG); 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci /* Configure DMA controller */ 668c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_DMAENABLE_SET_REG, 678c2ecf20Sopenharmony_ci OMAP_DMIC_DMA_ENABLE); 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_CTRL_REG, ctrl | dmic->ch_enabled); 708c2ecf20Sopenharmony_ci} 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic inline void omap_dmic_stop(struct omap_dmic *dmic) 738c2ecf20Sopenharmony_ci{ 748c2ecf20Sopenharmony_ci u32 ctrl = omap_dmic_read(dmic, OMAP_DMIC_CTRL_REG); 758c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_CTRL_REG, 768c2ecf20Sopenharmony_ci ctrl & ~OMAP_DMIC_UP_ENABLE_MASK); 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci /* Disable DMA request generation */ 798c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_DMAENABLE_CLR_REG, 808c2ecf20Sopenharmony_ci OMAP_DMIC_DMA_ENABLE); 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci} 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic inline int dmic_is_enabled(struct omap_dmic *dmic) 858c2ecf20Sopenharmony_ci{ 868c2ecf20Sopenharmony_ci return omap_dmic_read(dmic, OMAP_DMIC_CTRL_REG) & 878c2ecf20Sopenharmony_ci OMAP_DMIC_UP_ENABLE_MASK; 888c2ecf20Sopenharmony_ci} 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cistatic int omap_dmic_dai_startup(struct snd_pcm_substream *substream, 918c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 928c2ecf20Sopenharmony_ci{ 938c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 948c2ecf20Sopenharmony_ci int ret = 0; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci mutex_lock(&dmic->mutex); 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci if (!snd_soc_dai_active(dai)) 998c2ecf20Sopenharmony_ci dmic->active = 1; 1008c2ecf20Sopenharmony_ci else 1018c2ecf20Sopenharmony_ci ret = -EBUSY; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci mutex_unlock(&dmic->mutex); 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci return ret; 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic void omap_dmic_dai_shutdown(struct snd_pcm_substream *substream, 1098c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci mutex_lock(&dmic->mutex); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci cpu_latency_qos_remove_request(&dmic->pm_qos_req); 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci if (!snd_soc_dai_active(dai)) 1188c2ecf20Sopenharmony_ci dmic->active = 0; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci mutex_unlock(&dmic->mutex); 1218c2ecf20Sopenharmony_ci} 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_cistatic int omap_dmic_select_divider(struct omap_dmic *dmic, int sample_rate) 1248c2ecf20Sopenharmony_ci{ 1258c2ecf20Sopenharmony_ci int divider = -EINVAL; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci /* 1288c2ecf20Sopenharmony_ci * 192KHz rate is only supported with 19.2MHz/3.84MHz clock 1298c2ecf20Sopenharmony_ci * configuration. 1308c2ecf20Sopenharmony_ci */ 1318c2ecf20Sopenharmony_ci if (sample_rate == 192000) { 1328c2ecf20Sopenharmony_ci if (dmic->fclk_freq == 19200000 && dmic->out_freq == 3840000) 1338c2ecf20Sopenharmony_ci divider = 0x6; /* Divider: 5 (192KHz sampling rate) */ 1348c2ecf20Sopenharmony_ci else 1358c2ecf20Sopenharmony_ci dev_err(dmic->dev, 1368c2ecf20Sopenharmony_ci "invalid clock configuration for 192KHz\n"); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci return divider; 1398c2ecf20Sopenharmony_ci } 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci switch (dmic->out_freq) { 1428c2ecf20Sopenharmony_ci case 1536000: 1438c2ecf20Sopenharmony_ci if (dmic->fclk_freq != 24576000) 1448c2ecf20Sopenharmony_ci goto div_err; 1458c2ecf20Sopenharmony_ci divider = 0x4; /* Divider: 16 */ 1468c2ecf20Sopenharmony_ci break; 1478c2ecf20Sopenharmony_ci case 2400000: 1488c2ecf20Sopenharmony_ci switch (dmic->fclk_freq) { 1498c2ecf20Sopenharmony_ci case 12000000: 1508c2ecf20Sopenharmony_ci divider = 0x5; /* Divider: 5 */ 1518c2ecf20Sopenharmony_ci break; 1528c2ecf20Sopenharmony_ci case 19200000: 1538c2ecf20Sopenharmony_ci divider = 0x0; /* Divider: 8 */ 1548c2ecf20Sopenharmony_ci break; 1558c2ecf20Sopenharmony_ci case 24000000: 1568c2ecf20Sopenharmony_ci divider = 0x2; /* Divider: 10 */ 1578c2ecf20Sopenharmony_ci break; 1588c2ecf20Sopenharmony_ci default: 1598c2ecf20Sopenharmony_ci goto div_err; 1608c2ecf20Sopenharmony_ci } 1618c2ecf20Sopenharmony_ci break; 1628c2ecf20Sopenharmony_ci case 3072000: 1638c2ecf20Sopenharmony_ci if (dmic->fclk_freq != 24576000) 1648c2ecf20Sopenharmony_ci goto div_err; 1658c2ecf20Sopenharmony_ci divider = 0x3; /* Divider: 8 */ 1668c2ecf20Sopenharmony_ci break; 1678c2ecf20Sopenharmony_ci case 3840000: 1688c2ecf20Sopenharmony_ci if (dmic->fclk_freq != 19200000) 1698c2ecf20Sopenharmony_ci goto div_err; 1708c2ecf20Sopenharmony_ci divider = 0x1; /* Divider: 5 (96KHz sampling rate) */ 1718c2ecf20Sopenharmony_ci break; 1728c2ecf20Sopenharmony_ci default: 1738c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid out frequency: %dHz\n", 1748c2ecf20Sopenharmony_ci dmic->out_freq); 1758c2ecf20Sopenharmony_ci break; 1768c2ecf20Sopenharmony_ci } 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci return divider; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_cidiv_err: 1818c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid out frequency %dHz for %dHz input\n", 1828c2ecf20Sopenharmony_ci dmic->out_freq, dmic->fclk_freq); 1838c2ecf20Sopenharmony_ci return -EINVAL; 1848c2ecf20Sopenharmony_ci} 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_cistatic int omap_dmic_dai_hw_params(struct snd_pcm_substream *substream, 1878c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params, 1888c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 1898c2ecf20Sopenharmony_ci{ 1908c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 1918c2ecf20Sopenharmony_ci struct snd_dmaengine_dai_dma_data *dma_data; 1928c2ecf20Sopenharmony_ci int channels; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci dmic->clk_div = omap_dmic_select_divider(dmic, params_rate(params)); 1958c2ecf20Sopenharmony_ci if (dmic->clk_div < 0) { 1968c2ecf20Sopenharmony_ci dev_err(dmic->dev, "no valid divider for %dHz from %dHz\n", 1978c2ecf20Sopenharmony_ci dmic->out_freq, dmic->fclk_freq); 1988c2ecf20Sopenharmony_ci return -EINVAL; 1998c2ecf20Sopenharmony_ci } 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci dmic->ch_enabled = 0; 2028c2ecf20Sopenharmony_ci channels = params_channels(params); 2038c2ecf20Sopenharmony_ci switch (channels) { 2048c2ecf20Sopenharmony_ci case 6: 2058c2ecf20Sopenharmony_ci dmic->ch_enabled |= OMAP_DMIC_UP3_ENABLE; 2068c2ecf20Sopenharmony_ci fallthrough; 2078c2ecf20Sopenharmony_ci case 4: 2088c2ecf20Sopenharmony_ci dmic->ch_enabled |= OMAP_DMIC_UP2_ENABLE; 2098c2ecf20Sopenharmony_ci fallthrough; 2108c2ecf20Sopenharmony_ci case 2: 2118c2ecf20Sopenharmony_ci dmic->ch_enabled |= OMAP_DMIC_UP1_ENABLE; 2128c2ecf20Sopenharmony_ci break; 2138c2ecf20Sopenharmony_ci default: 2148c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid number of legacy channels\n"); 2158c2ecf20Sopenharmony_ci return -EINVAL; 2168c2ecf20Sopenharmony_ci } 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci /* packet size is threshold * channels */ 2198c2ecf20Sopenharmony_ci dma_data = snd_soc_dai_get_dma_data(dai, substream); 2208c2ecf20Sopenharmony_ci dma_data->maxburst = dmic->threshold * channels; 2218c2ecf20Sopenharmony_ci dmic->latency = (OMAP_DMIC_THRES_MAX - dmic->threshold) * USEC_PER_SEC / 2228c2ecf20Sopenharmony_ci params_rate(params); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci return 0; 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_cistatic int omap_dmic_dai_prepare(struct snd_pcm_substream *substream, 2288c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 2298c2ecf20Sopenharmony_ci{ 2308c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 2318c2ecf20Sopenharmony_ci u32 ctrl; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci if (cpu_latency_qos_request_active(&dmic->pm_qos_req)) 2348c2ecf20Sopenharmony_ci cpu_latency_qos_update_request(&dmic->pm_qos_req, 2358c2ecf20Sopenharmony_ci dmic->latency); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci /* Configure uplink threshold */ 2388c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_FIFO_CTRL_REG, dmic->threshold); 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci ctrl = omap_dmic_read(dmic, OMAP_DMIC_CTRL_REG); 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci /* Set dmic out format */ 2438c2ecf20Sopenharmony_ci ctrl &= ~(OMAP_DMIC_FORMAT | OMAP_DMIC_POLAR_MASK); 2448c2ecf20Sopenharmony_ci ctrl |= (OMAP_DMICOUTFORMAT_LJUST | OMAP_DMIC_POLAR1 | 2458c2ecf20Sopenharmony_ci OMAP_DMIC_POLAR2 | OMAP_DMIC_POLAR3); 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci /* Configure dmic clock divider */ 2488c2ecf20Sopenharmony_ci ctrl &= ~OMAP_DMIC_CLK_DIV_MASK; 2498c2ecf20Sopenharmony_ci ctrl |= OMAP_DMIC_CLK_DIV(dmic->clk_div); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_CTRL_REG, ctrl); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_CTRL_REG, 2548c2ecf20Sopenharmony_ci ctrl | OMAP_DMICOUTFORMAT_LJUST | OMAP_DMIC_POLAR1 | 2558c2ecf20Sopenharmony_ci OMAP_DMIC_POLAR2 | OMAP_DMIC_POLAR3); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci return 0; 2588c2ecf20Sopenharmony_ci} 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_cistatic int omap_dmic_dai_trigger(struct snd_pcm_substream *substream, 2618c2ecf20Sopenharmony_ci int cmd, struct snd_soc_dai *dai) 2628c2ecf20Sopenharmony_ci{ 2638c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci switch (cmd) { 2668c2ecf20Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 2678c2ecf20Sopenharmony_ci omap_dmic_start(dmic); 2688c2ecf20Sopenharmony_ci break; 2698c2ecf20Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 2708c2ecf20Sopenharmony_ci omap_dmic_stop(dmic); 2718c2ecf20Sopenharmony_ci break; 2728c2ecf20Sopenharmony_ci default: 2738c2ecf20Sopenharmony_ci break; 2748c2ecf20Sopenharmony_ci } 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci return 0; 2778c2ecf20Sopenharmony_ci} 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_cistatic int omap_dmic_select_fclk(struct omap_dmic *dmic, int clk_id, 2808c2ecf20Sopenharmony_ci unsigned int freq) 2818c2ecf20Sopenharmony_ci{ 2828c2ecf20Sopenharmony_ci struct clk *parent_clk, *mux; 2838c2ecf20Sopenharmony_ci char *parent_clk_name; 2848c2ecf20Sopenharmony_ci int ret = 0; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci switch (freq) { 2878c2ecf20Sopenharmony_ci case 12000000: 2888c2ecf20Sopenharmony_ci case 19200000: 2898c2ecf20Sopenharmony_ci case 24000000: 2908c2ecf20Sopenharmony_ci case 24576000: 2918c2ecf20Sopenharmony_ci break; 2928c2ecf20Sopenharmony_ci default: 2938c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid input frequency: %dHz\n", freq); 2948c2ecf20Sopenharmony_ci dmic->fclk_freq = 0; 2958c2ecf20Sopenharmony_ci return -EINVAL; 2968c2ecf20Sopenharmony_ci } 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci if (dmic->sysclk == clk_id) { 2998c2ecf20Sopenharmony_ci dmic->fclk_freq = freq; 3008c2ecf20Sopenharmony_ci return 0; 3018c2ecf20Sopenharmony_ci } 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci /* re-parent not allowed if a stream is ongoing */ 3048c2ecf20Sopenharmony_ci if (dmic->active && dmic_is_enabled(dmic)) { 3058c2ecf20Sopenharmony_ci dev_err(dmic->dev, "can't re-parent when DMIC active\n"); 3068c2ecf20Sopenharmony_ci return -EBUSY; 3078c2ecf20Sopenharmony_ci } 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci switch (clk_id) { 3108c2ecf20Sopenharmony_ci case OMAP_DMIC_SYSCLK_PAD_CLKS: 3118c2ecf20Sopenharmony_ci parent_clk_name = "pad_clks_ck"; 3128c2ecf20Sopenharmony_ci break; 3138c2ecf20Sopenharmony_ci case OMAP_DMIC_SYSCLK_SLIMBLUS_CLKS: 3148c2ecf20Sopenharmony_ci parent_clk_name = "slimbus_clk"; 3158c2ecf20Sopenharmony_ci break; 3168c2ecf20Sopenharmony_ci case OMAP_DMIC_SYSCLK_SYNC_MUX_CLKS: 3178c2ecf20Sopenharmony_ci parent_clk_name = "dmic_sync_mux_ck"; 3188c2ecf20Sopenharmony_ci break; 3198c2ecf20Sopenharmony_ci default: 3208c2ecf20Sopenharmony_ci dev_err(dmic->dev, "fclk clk_id (%d) not supported\n", clk_id); 3218c2ecf20Sopenharmony_ci return -EINVAL; 3228c2ecf20Sopenharmony_ci } 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci parent_clk = clk_get(dmic->dev, parent_clk_name); 3258c2ecf20Sopenharmony_ci if (IS_ERR(parent_clk)) { 3268c2ecf20Sopenharmony_ci dev_err(dmic->dev, "can't get %s\n", parent_clk_name); 3278c2ecf20Sopenharmony_ci return -ENODEV; 3288c2ecf20Sopenharmony_ci } 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci mux = clk_get_parent(dmic->fclk); 3318c2ecf20Sopenharmony_ci if (IS_ERR(mux)) { 3328c2ecf20Sopenharmony_ci dev_err(dmic->dev, "can't get fck mux parent\n"); 3338c2ecf20Sopenharmony_ci clk_put(parent_clk); 3348c2ecf20Sopenharmony_ci return -ENODEV; 3358c2ecf20Sopenharmony_ci } 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci mutex_lock(&dmic->mutex); 3388c2ecf20Sopenharmony_ci if (dmic->active) { 3398c2ecf20Sopenharmony_ci /* disable clock while reparenting */ 3408c2ecf20Sopenharmony_ci pm_runtime_put_sync(dmic->dev); 3418c2ecf20Sopenharmony_ci ret = clk_set_parent(mux, parent_clk); 3428c2ecf20Sopenharmony_ci pm_runtime_get_sync(dmic->dev); 3438c2ecf20Sopenharmony_ci } else { 3448c2ecf20Sopenharmony_ci ret = clk_set_parent(mux, parent_clk); 3458c2ecf20Sopenharmony_ci } 3468c2ecf20Sopenharmony_ci mutex_unlock(&dmic->mutex); 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci if (ret < 0) { 3498c2ecf20Sopenharmony_ci dev_err(dmic->dev, "re-parent failed\n"); 3508c2ecf20Sopenharmony_ci goto err_busy; 3518c2ecf20Sopenharmony_ci } 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci dmic->sysclk = clk_id; 3548c2ecf20Sopenharmony_ci dmic->fclk_freq = freq; 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_cierr_busy: 3578c2ecf20Sopenharmony_ci clk_put(mux); 3588c2ecf20Sopenharmony_ci clk_put(parent_clk); 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci return ret; 3618c2ecf20Sopenharmony_ci} 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_cistatic int omap_dmic_select_outclk(struct omap_dmic *dmic, int clk_id, 3648c2ecf20Sopenharmony_ci unsigned int freq) 3658c2ecf20Sopenharmony_ci{ 3668c2ecf20Sopenharmony_ci int ret = 0; 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci if (clk_id != OMAP_DMIC_ABE_DMIC_CLK) { 3698c2ecf20Sopenharmony_ci dev_err(dmic->dev, "output clk_id (%d) not supported\n", 3708c2ecf20Sopenharmony_ci clk_id); 3718c2ecf20Sopenharmony_ci return -EINVAL; 3728c2ecf20Sopenharmony_ci } 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci switch (freq) { 3758c2ecf20Sopenharmony_ci case 1536000: 3768c2ecf20Sopenharmony_ci case 2400000: 3778c2ecf20Sopenharmony_ci case 3072000: 3788c2ecf20Sopenharmony_ci case 3840000: 3798c2ecf20Sopenharmony_ci dmic->out_freq = freq; 3808c2ecf20Sopenharmony_ci break; 3818c2ecf20Sopenharmony_ci default: 3828c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid out frequency: %dHz\n", freq); 3838c2ecf20Sopenharmony_ci dmic->out_freq = 0; 3848c2ecf20Sopenharmony_ci ret = -EINVAL; 3858c2ecf20Sopenharmony_ci } 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci return ret; 3888c2ecf20Sopenharmony_ci} 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_cistatic int omap_dmic_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id, 3918c2ecf20Sopenharmony_ci unsigned int freq, int dir) 3928c2ecf20Sopenharmony_ci{ 3938c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_ci if (dir == SND_SOC_CLOCK_IN) 3968c2ecf20Sopenharmony_ci return omap_dmic_select_fclk(dmic, clk_id, freq); 3978c2ecf20Sopenharmony_ci else if (dir == SND_SOC_CLOCK_OUT) 3988c2ecf20Sopenharmony_ci return omap_dmic_select_outclk(dmic, clk_id, freq); 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid clock direction (%d)\n", dir); 4018c2ecf20Sopenharmony_ci return -EINVAL; 4028c2ecf20Sopenharmony_ci} 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops omap_dmic_dai_ops = { 4058c2ecf20Sopenharmony_ci .startup = omap_dmic_dai_startup, 4068c2ecf20Sopenharmony_ci .shutdown = omap_dmic_dai_shutdown, 4078c2ecf20Sopenharmony_ci .hw_params = omap_dmic_dai_hw_params, 4088c2ecf20Sopenharmony_ci .prepare = omap_dmic_dai_prepare, 4098c2ecf20Sopenharmony_ci .trigger = omap_dmic_dai_trigger, 4108c2ecf20Sopenharmony_ci .set_sysclk = omap_dmic_set_dai_sysclk, 4118c2ecf20Sopenharmony_ci}; 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_cistatic int omap_dmic_probe(struct snd_soc_dai *dai) 4148c2ecf20Sopenharmony_ci{ 4158c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci pm_runtime_enable(dmic->dev); 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci /* Disable lines while request is ongoing */ 4208c2ecf20Sopenharmony_ci pm_runtime_get_sync(dmic->dev); 4218c2ecf20Sopenharmony_ci omap_dmic_write(dmic, OMAP_DMIC_CTRL_REG, 0x00); 4228c2ecf20Sopenharmony_ci pm_runtime_put_sync(dmic->dev); 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci /* Configure DMIC threshold value */ 4258c2ecf20Sopenharmony_ci dmic->threshold = OMAP_DMIC_THRES_MAX - 3; 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci snd_soc_dai_init_dma_data(dai, NULL, &dmic->dma_data); 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ci return 0; 4308c2ecf20Sopenharmony_ci} 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_cistatic int omap_dmic_remove(struct snd_soc_dai *dai) 4338c2ecf20Sopenharmony_ci{ 4348c2ecf20Sopenharmony_ci struct omap_dmic *dmic = snd_soc_dai_get_drvdata(dai); 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci pm_runtime_disable(dmic->dev); 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci return 0; 4398c2ecf20Sopenharmony_ci} 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_cistatic struct snd_soc_dai_driver omap_dmic_dai = { 4428c2ecf20Sopenharmony_ci .name = "omap-dmic", 4438c2ecf20Sopenharmony_ci .probe = omap_dmic_probe, 4448c2ecf20Sopenharmony_ci .remove = omap_dmic_remove, 4458c2ecf20Sopenharmony_ci .capture = { 4468c2ecf20Sopenharmony_ci .channels_min = 2, 4478c2ecf20Sopenharmony_ci .channels_max = 6, 4488c2ecf20Sopenharmony_ci .rates = SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000, 4498c2ecf20Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S32_LE, 4508c2ecf20Sopenharmony_ci .sig_bits = 24, 4518c2ecf20Sopenharmony_ci }, 4528c2ecf20Sopenharmony_ci .ops = &omap_dmic_dai_ops, 4538c2ecf20Sopenharmony_ci}; 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver omap_dmic_component = { 4568c2ecf20Sopenharmony_ci .name = "omap-dmic", 4578c2ecf20Sopenharmony_ci}; 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_cistatic int asoc_dmic_probe(struct platform_device *pdev) 4608c2ecf20Sopenharmony_ci{ 4618c2ecf20Sopenharmony_ci struct omap_dmic *dmic; 4628c2ecf20Sopenharmony_ci struct resource *res; 4638c2ecf20Sopenharmony_ci int ret; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci dmic = devm_kzalloc(&pdev->dev, sizeof(struct omap_dmic), GFP_KERNEL); 4668c2ecf20Sopenharmony_ci if (!dmic) 4678c2ecf20Sopenharmony_ci return -ENOMEM; 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, dmic); 4708c2ecf20Sopenharmony_ci dmic->dev = &pdev->dev; 4718c2ecf20Sopenharmony_ci dmic->sysclk = OMAP_DMIC_SYSCLK_SYNC_MUX_CLKS; 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci mutex_init(&dmic->mutex); 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_ci dmic->fclk = devm_clk_get(dmic->dev, "fck"); 4768c2ecf20Sopenharmony_ci if (IS_ERR(dmic->fclk)) { 4778c2ecf20Sopenharmony_ci dev_err(dmic->dev, "cant get fck\n"); 4788c2ecf20Sopenharmony_ci return -ENODEV; 4798c2ecf20Sopenharmony_ci } 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma"); 4828c2ecf20Sopenharmony_ci if (!res) { 4838c2ecf20Sopenharmony_ci dev_err(dmic->dev, "invalid dma memory resource\n"); 4848c2ecf20Sopenharmony_ci return -ENODEV; 4858c2ecf20Sopenharmony_ci } 4868c2ecf20Sopenharmony_ci dmic->dma_data.addr = res->start + OMAP_DMIC_DATA_REG; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci dmic->dma_data.filter_data = "up_link"; 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu"); 4918c2ecf20Sopenharmony_ci dmic->io_base = devm_ioremap_resource(&pdev->dev, res); 4928c2ecf20Sopenharmony_ci if (IS_ERR(dmic->io_base)) 4938c2ecf20Sopenharmony_ci return PTR_ERR(dmic->io_base); 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci ret = devm_snd_soc_register_component(&pdev->dev, 4978c2ecf20Sopenharmony_ci &omap_dmic_component, 4988c2ecf20Sopenharmony_ci &omap_dmic_dai, 1); 4998c2ecf20Sopenharmony_ci if (ret) 5008c2ecf20Sopenharmony_ci return ret; 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci ret = sdma_pcm_platform_register(&pdev->dev, NULL, "up_link"); 5038c2ecf20Sopenharmony_ci if (ret) 5048c2ecf20Sopenharmony_ci return ret; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci return 0; 5078c2ecf20Sopenharmony_ci} 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_cistatic const struct of_device_id omap_dmic_of_match[] = { 5108c2ecf20Sopenharmony_ci { .compatible = "ti,omap4-dmic", }, 5118c2ecf20Sopenharmony_ci { } 5128c2ecf20Sopenharmony_ci}; 5138c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, omap_dmic_of_match); 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_cistatic struct platform_driver asoc_dmic_driver = { 5168c2ecf20Sopenharmony_ci .driver = { 5178c2ecf20Sopenharmony_ci .name = "omap-dmic", 5188c2ecf20Sopenharmony_ci .of_match_table = omap_dmic_of_match, 5198c2ecf20Sopenharmony_ci }, 5208c2ecf20Sopenharmony_ci .probe = asoc_dmic_probe, 5218c2ecf20Sopenharmony_ci}; 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_cimodule_platform_driver(asoc_dmic_driver); 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:omap-dmic"); 5268c2ecf20Sopenharmony_ciMODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>"); 5278c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("OMAP DMIC ASoC Interface"); 5288c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 529