18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci// 38c2ecf20Sopenharmony_ci// Copyright (c) 2020 BayLibre, SAS. 48c2ecf20Sopenharmony_ci// Author: Jerome Brunet <jbrunet@baylibre.com> 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 78c2ecf20Sopenharmony_ci#include <linux/clk.h> 88c2ecf20Sopenharmony_ci#include <sound/pcm_params.h> 98c2ecf20Sopenharmony_ci#include <sound/soc.h> 108c2ecf20Sopenharmony_ci#include <sound/soc-dai.h> 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include "aiu.h" 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_8CH BIT(0) 158c2ecf20Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_24BIT BIT(5) 168c2ecf20Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_32BIT BIT(9) 178c2ecf20Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_SPLIT BIT(11) 188c2ecf20Sopenharmony_ci#define AIU_RST_SOFT_I2S_FAST BIT(0) 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#define AIU_I2S_DAC_CFG_MSB_FIRST BIT(2) 218c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_I2S_DIV_EN BIT(0) 228c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_I2S_DIV GENMASK(3, 2) 238c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_AOCLK_INVERT BIT(6) 248c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_LRCLK_INVERT BIT(7) 258c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_LRCLK_SKEW GENMASK(9, 8) 268c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_MORE_HDMI_AMCLK BIT(6) 278c2ecf20Sopenharmony_ci#define AIU_CLK_CTRL_MORE_I2S_DIV GENMASK(5, 0) 288c2ecf20Sopenharmony_ci#define AIU_CODEC_DAC_LRCLK_CTRL_DIV GENMASK(11, 0) 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic void aiu_encoder_i2s_divider_enable(struct snd_soc_component *component, 318c2ecf20Sopenharmony_ci bool enable) 328c2ecf20Sopenharmony_ci{ 338c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 348c2ecf20Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV_EN, 358c2ecf20Sopenharmony_ci enable ? AIU_CLK_CTRL_I2S_DIV_EN : 0); 368c2ecf20Sopenharmony_ci} 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_setup_desc(struct snd_soc_component *component, 398c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params) 408c2ecf20Sopenharmony_ci{ 418c2ecf20Sopenharmony_ci /* Always operate in split (classic interleaved) mode */ 428c2ecf20Sopenharmony_ci unsigned int desc = AIU_I2S_SOURCE_DESC_MODE_SPLIT; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci /* Reset required to update the pipeline */ 458c2ecf20Sopenharmony_ci snd_soc_component_write(component, AIU_RST_SOFT, AIU_RST_SOFT_I2S_FAST); 468c2ecf20Sopenharmony_ci snd_soc_component_read(component, AIU_I2S_SYNC); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci switch (params_physical_width(params)) { 498c2ecf20Sopenharmony_ci case 16: /* Nothing to do */ 508c2ecf20Sopenharmony_ci break; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci case 32: 538c2ecf20Sopenharmony_ci desc |= (AIU_I2S_SOURCE_DESC_MODE_24BIT | 548c2ecf20Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_32BIT); 558c2ecf20Sopenharmony_ci break; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci default: 588c2ecf20Sopenharmony_ci return -EINVAL; 598c2ecf20Sopenharmony_ci } 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci switch (params_channels(params)) { 628c2ecf20Sopenharmony_ci case 2: /* Nothing to do */ 638c2ecf20Sopenharmony_ci break; 648c2ecf20Sopenharmony_ci case 8: 658c2ecf20Sopenharmony_ci desc |= AIU_I2S_SOURCE_DESC_MODE_8CH; 668c2ecf20Sopenharmony_ci break; 678c2ecf20Sopenharmony_ci default: 688c2ecf20Sopenharmony_ci return -EINVAL; 698c2ecf20Sopenharmony_ci } 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_I2S_SOURCE_DESC, 728c2ecf20Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_8CH | 738c2ecf20Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_24BIT | 748c2ecf20Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_32BIT | 758c2ecf20Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_SPLIT, 768c2ecf20Sopenharmony_ci desc); 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci return 0; 798c2ecf20Sopenharmony_ci} 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_set_legacy_div(struct snd_soc_component *component, 828c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params, 838c2ecf20Sopenharmony_ci unsigned int bs) 848c2ecf20Sopenharmony_ci{ 858c2ecf20Sopenharmony_ci switch (bs) { 868c2ecf20Sopenharmony_ci case 1: 878c2ecf20Sopenharmony_ci case 2: 888c2ecf20Sopenharmony_ci case 4: 898c2ecf20Sopenharmony_ci case 8: 908c2ecf20Sopenharmony_ci /* These are the only valid legacy dividers */ 918c2ecf20Sopenharmony_ci break; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci default: 948c2ecf20Sopenharmony_ci dev_err(component->dev, "Unsupported i2s divider: %u\n", bs); 958c2ecf20Sopenharmony_ci return -EINVAL; 968c2ecf20Sopenharmony_ci } 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 998c2ecf20Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV, 1008c2ecf20Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_I2S_DIV, 1018c2ecf20Sopenharmony_ci __ffs(bs))); 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 1048c2ecf20Sopenharmony_ci AIU_CLK_CTRL_MORE_I2S_DIV, 1058c2ecf20Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV, 1068c2ecf20Sopenharmony_ci 0)); 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci return 0; 1098c2ecf20Sopenharmony_ci} 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_set_more_div(struct snd_soc_component *component, 1128c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params, 1138c2ecf20Sopenharmony_ci unsigned int bs) 1148c2ecf20Sopenharmony_ci{ 1158c2ecf20Sopenharmony_ci /* 1168c2ecf20Sopenharmony_ci * NOTE: this HW is odd. 1178c2ecf20Sopenharmony_ci * In most configuration, the i2s divider is 'mclk / blck'. 1188c2ecf20Sopenharmony_ci * However, in 16 bits - 8ch mode, this factor needs to be 1198c2ecf20Sopenharmony_ci * increased by 50% to get the correct output rate. 1208c2ecf20Sopenharmony_ci * No idea why ! 1218c2ecf20Sopenharmony_ci */ 1228c2ecf20Sopenharmony_ci if (params_width(params) == 16 && params_channels(params) == 8) { 1238c2ecf20Sopenharmony_ci if (bs % 2) { 1248c2ecf20Sopenharmony_ci dev_err(component->dev, 1258c2ecf20Sopenharmony_ci "Cannot increase i2s divider by 50%%\n"); 1268c2ecf20Sopenharmony_ci return -EINVAL; 1278c2ecf20Sopenharmony_ci } 1288c2ecf20Sopenharmony_ci bs += bs / 2; 1298c2ecf20Sopenharmony_ci } 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci /* Use CLK_MORE for mclk to bclk divider */ 1328c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 1338c2ecf20Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV, 1348c2ecf20Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_I2S_DIV, 0)); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 1378c2ecf20Sopenharmony_ci AIU_CLK_CTRL_MORE_I2S_DIV, 1388c2ecf20Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV, 1398c2ecf20Sopenharmony_ci bs - 1)); 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci return 0; 1428c2ecf20Sopenharmony_ci} 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_set_clocks(struct snd_soc_component *component, 1458c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params) 1468c2ecf20Sopenharmony_ci{ 1478c2ecf20Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(component); 1488c2ecf20Sopenharmony_ci unsigned int srate = params_rate(params); 1498c2ecf20Sopenharmony_ci unsigned int fs, bs; 1508c2ecf20Sopenharmony_ci int ret; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci /* Get the oversampling factor */ 1538c2ecf20Sopenharmony_ci fs = DIV_ROUND_CLOSEST(clk_get_rate(aiu->i2s.clks[MCLK].clk), srate); 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci if (fs % 64) 1568c2ecf20Sopenharmony_ci return -EINVAL; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci /* Send data MSB first */ 1598c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_I2S_DAC_CFG, 1608c2ecf20Sopenharmony_ci AIU_I2S_DAC_CFG_MSB_FIRST, 1618c2ecf20Sopenharmony_ci AIU_I2S_DAC_CFG_MSB_FIRST); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci /* Set bclk to lrlck ratio */ 1648c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CODEC_DAC_LRCLK_CTRL, 1658c2ecf20Sopenharmony_ci AIU_CODEC_DAC_LRCLK_CTRL_DIV, 1668c2ecf20Sopenharmony_ci FIELD_PREP(AIU_CODEC_DAC_LRCLK_CTRL_DIV, 1678c2ecf20Sopenharmony_ci 64 - 1)); 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci bs = fs / 64; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci if (aiu->platform->has_clk_ctrl_more_i2s_div) 1728c2ecf20Sopenharmony_ci ret = aiu_encoder_i2s_set_more_div(component, params, bs); 1738c2ecf20Sopenharmony_ci else 1748c2ecf20Sopenharmony_ci ret = aiu_encoder_i2s_set_legacy_div(component, params, bs); 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci if (ret) 1778c2ecf20Sopenharmony_ci return ret; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci /* Make sure amclk is used for HDMI i2s as well */ 1808c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 1818c2ecf20Sopenharmony_ci AIU_CLK_CTRL_MORE_HDMI_AMCLK, 1828c2ecf20Sopenharmony_ci AIU_CLK_CTRL_MORE_HDMI_AMCLK); 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci return 0; 1858c2ecf20Sopenharmony_ci} 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_hw_params(struct snd_pcm_substream *substream, 1888c2ecf20Sopenharmony_ci struct snd_pcm_hw_params *params, 1898c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 1908c2ecf20Sopenharmony_ci{ 1918c2ecf20Sopenharmony_ci struct snd_soc_component *component = dai->component; 1928c2ecf20Sopenharmony_ci int ret; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci /* Disable the clock while changing the settings */ 1958c2ecf20Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, false); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci ret = aiu_encoder_i2s_setup_desc(component, params); 1988c2ecf20Sopenharmony_ci if (ret) { 1998c2ecf20Sopenharmony_ci dev_err(dai->dev, "setting i2s desc failed\n"); 2008c2ecf20Sopenharmony_ci return ret; 2018c2ecf20Sopenharmony_ci } 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci ret = aiu_encoder_i2s_set_clocks(component, params); 2048c2ecf20Sopenharmony_ci if (ret) { 2058c2ecf20Sopenharmony_ci dev_err(dai->dev, "setting i2s clocks failed\n"); 2068c2ecf20Sopenharmony_ci return ret; 2078c2ecf20Sopenharmony_ci } 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, true); 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci return 0; 2128c2ecf20Sopenharmony_ci} 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_hw_free(struct snd_pcm_substream *substream, 2158c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 2168c2ecf20Sopenharmony_ci{ 2178c2ecf20Sopenharmony_ci struct snd_soc_component *component = dai->component; 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, false); 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci return 0; 2228c2ecf20Sopenharmony_ci} 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt) 2258c2ecf20Sopenharmony_ci{ 2268c2ecf20Sopenharmony_ci struct snd_soc_component *component = dai->component; 2278c2ecf20Sopenharmony_ci unsigned int inv = fmt & SND_SOC_DAIFMT_INV_MASK; 2288c2ecf20Sopenharmony_ci unsigned int val = 0; 2298c2ecf20Sopenharmony_ci unsigned int skew; 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci /* Only CPU Master / Codec Slave supported ATM */ 2328c2ecf20Sopenharmony_ci if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS) 2338c2ecf20Sopenharmony_ci return -EINVAL; 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci if (inv == SND_SOC_DAIFMT_NB_IF || 2368c2ecf20Sopenharmony_ci inv == SND_SOC_DAIFMT_IB_IF) 2378c2ecf20Sopenharmony_ci val |= AIU_CLK_CTRL_LRCLK_INVERT; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci if (inv == SND_SOC_DAIFMT_IB_NF || 2408c2ecf20Sopenharmony_ci inv == SND_SOC_DAIFMT_IB_IF) 2418c2ecf20Sopenharmony_ci val |= AIU_CLK_CTRL_AOCLK_INVERT; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci /* Signal skew */ 2448c2ecf20Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 2458c2ecf20Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 2468c2ecf20Sopenharmony_ci /* Invert sample clock for i2s */ 2478c2ecf20Sopenharmony_ci val ^= AIU_CLK_CTRL_LRCLK_INVERT; 2488c2ecf20Sopenharmony_ci skew = 1; 2498c2ecf20Sopenharmony_ci break; 2508c2ecf20Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 2518c2ecf20Sopenharmony_ci skew = 0; 2528c2ecf20Sopenharmony_ci break; 2538c2ecf20Sopenharmony_ci default: 2548c2ecf20Sopenharmony_ci return -EINVAL; 2558c2ecf20Sopenharmony_ci } 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci val |= FIELD_PREP(AIU_CLK_CTRL_LRCLK_SKEW, skew); 2588c2ecf20Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 2598c2ecf20Sopenharmony_ci AIU_CLK_CTRL_LRCLK_INVERT | 2608c2ecf20Sopenharmony_ci AIU_CLK_CTRL_AOCLK_INVERT | 2618c2ecf20Sopenharmony_ci AIU_CLK_CTRL_LRCLK_SKEW, 2628c2ecf20Sopenharmony_ci val); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci return 0; 2658c2ecf20Sopenharmony_ci} 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id, 2688c2ecf20Sopenharmony_ci unsigned int freq, int dir) 2698c2ecf20Sopenharmony_ci{ 2708c2ecf20Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 2718c2ecf20Sopenharmony_ci int ret; 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_ci if (WARN_ON(clk_id != 0)) 2748c2ecf20Sopenharmony_ci return -EINVAL; 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci if (dir == SND_SOC_CLOCK_IN) 2778c2ecf20Sopenharmony_ci return 0; 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci ret = clk_set_rate(aiu->i2s.clks[MCLK].clk, freq); 2808c2ecf20Sopenharmony_ci if (ret) 2818c2ecf20Sopenharmony_ci dev_err(dai->dev, "Failed to set sysclk to %uHz", freq); 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci return ret; 2848c2ecf20Sopenharmony_ci} 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic const unsigned int hw_channels[] = {2, 8}; 2878c2ecf20Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list hw_channel_constraints = { 2888c2ecf20Sopenharmony_ci .list = hw_channels, 2898c2ecf20Sopenharmony_ci .count = ARRAY_SIZE(hw_channels), 2908c2ecf20Sopenharmony_ci .mask = 0, 2918c2ecf20Sopenharmony_ci}; 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_cistatic int aiu_encoder_i2s_startup(struct snd_pcm_substream *substream, 2948c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 2958c2ecf20Sopenharmony_ci{ 2968c2ecf20Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 2978c2ecf20Sopenharmony_ci int ret; 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* Make sure the encoder gets either 2 or 8 channels */ 3008c2ecf20Sopenharmony_ci ret = snd_pcm_hw_constraint_list(substream->runtime, 0, 3018c2ecf20Sopenharmony_ci SNDRV_PCM_HW_PARAM_CHANNELS, 3028c2ecf20Sopenharmony_ci &hw_channel_constraints); 3038c2ecf20Sopenharmony_ci if (ret) { 3048c2ecf20Sopenharmony_ci dev_err(dai->dev, "adding channels constraints failed\n"); 3058c2ecf20Sopenharmony_ci return ret; 3068c2ecf20Sopenharmony_ci } 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci ret = clk_bulk_prepare_enable(aiu->i2s.clk_num, aiu->i2s.clks); 3098c2ecf20Sopenharmony_ci if (ret) 3108c2ecf20Sopenharmony_ci dev_err(dai->dev, "failed to enable i2s clocks\n"); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci return ret; 3138c2ecf20Sopenharmony_ci} 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_cistatic void aiu_encoder_i2s_shutdown(struct snd_pcm_substream *substream, 3168c2ecf20Sopenharmony_ci struct snd_soc_dai *dai) 3178c2ecf20Sopenharmony_ci{ 3188c2ecf20Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci clk_bulk_disable_unprepare(aiu->i2s.clk_num, aiu->i2s.clks); 3218c2ecf20Sopenharmony_ci} 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ciconst struct snd_soc_dai_ops aiu_encoder_i2s_dai_ops = { 3248c2ecf20Sopenharmony_ci .hw_params = aiu_encoder_i2s_hw_params, 3258c2ecf20Sopenharmony_ci .hw_free = aiu_encoder_i2s_hw_free, 3268c2ecf20Sopenharmony_ci .set_fmt = aiu_encoder_i2s_set_fmt, 3278c2ecf20Sopenharmony_ci .set_sysclk = aiu_encoder_i2s_set_sysclk, 3288c2ecf20Sopenharmony_ci .startup = aiu_encoder_i2s_startup, 3298c2ecf20Sopenharmony_ci .shutdown = aiu_encoder_i2s_shutdown, 3308c2ecf20Sopenharmony_ci}; 3318c2ecf20Sopenharmony_ci 332