18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Cannonlake SST DSP Support
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2016-17, Intel Corporation.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#ifndef __CNL_SST_DSP_H__
98c2ecf20Sopenharmony_ci#define __CNL_SST_DSP_H__
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_cistruct sst_dsp;
128c2ecf20Sopenharmony_cistruct sst_dsp_device;
138c2ecf20Sopenharmony_cistruct sst_generic_ipc;
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci/* Intel HD Audio General DSP Registers */
168c2ecf20Sopenharmony_ci#define CNL_ADSP_GEN_BASE		0x0
178c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_ADSPCS		(CNL_ADSP_GEN_BASE + 0x04)
188c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_ADSPIC		(CNL_ADSP_GEN_BASE + 0x08)
198c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_ADSPIS		(CNL_ADSP_GEN_BASE + 0x0c)
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci/* Intel HD Audio Inter-Processor Communication Registers */
228c2ecf20Sopenharmony_ci#define CNL_ADSP_IPC_BASE               0xc0
238c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCTDR            (CNL_ADSP_IPC_BASE + 0x00)
248c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCTDA            (CNL_ADSP_IPC_BASE + 0x04)
258c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCTDD            (CNL_ADSP_IPC_BASE + 0x08)
268c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCIDR            (CNL_ADSP_IPC_BASE + 0x10)
278c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCIDA            (CNL_ADSP_IPC_BASE + 0x14)
288c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCIDD            (CNL_ADSP_IPC_BASE + 0x18)
298c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCCTL            (CNL_ADSP_IPC_BASE + 0x28)
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci/* HIPCTDR */
328c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCTDR_BUSY	BIT(31)
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci/* HIPCTDA */
358c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCTDA_DONE	BIT(31)
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci/* HIPCIDR */
388c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCIDR_BUSY	BIT(31)
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci/* HIPCIDA */
418c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCIDA_DONE	BIT(31)
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci/* CNL HIPCCTL */
448c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCCTL_DONE	BIT(1)
458c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCCTL_BUSY	BIT(0)
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci/* CNL HIPCT */
488c2ecf20Sopenharmony_ci#define CNL_ADSP_REG_HIPCT_BUSY		BIT(31)
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci/* Intel HD Audio SRAM Window 1 */
518c2ecf20Sopenharmony_ci#define CNL_ADSP_SRAM1_BASE		0xa0000
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define CNL_ADSP_MMIO_LEN		0x10000
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci#define CNL_ADSP_W0_STAT_SZ		0x1000
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci#define CNL_ADSP_W0_UP_SZ		0x1000
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci#define CNL_ADSP_W1_SZ			0x1000
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci#define CNL_FW_STS_MASK			0xf
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci#define CNL_ADSPIC_IPC			0x1
648c2ecf20Sopenharmony_ci#define CNL_ADSPIS_IPC			0x1
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci#define CNL_DSP_CORES		4
678c2ecf20Sopenharmony_ci#define CNL_DSP_CORES_MASK	((1 << CNL_DSP_CORES) - 1)
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci/* core reset - asserted high */
708c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CRST_SHIFT	0
718c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CRST(x)	(x << CNL_ADSPCS_CRST_SHIFT)
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci/* core run/stall - when set to 1 core is stalled */
748c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CSTALL_SHIFT	8
758c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CSTALL(x)	(x << CNL_ADSPCS_CSTALL_SHIFT)
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci/* set power active - when set to 1 turn core on */
788c2ecf20Sopenharmony_ci#define CNL_ADSPCS_SPA_SHIFT	16
798c2ecf20Sopenharmony_ci#define CNL_ADSPCS_SPA(x)	(x << CNL_ADSPCS_SPA_SHIFT)
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci/* current power active - power status of cores, set by hardware */
828c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CPA_SHIFT	24
838c2ecf20Sopenharmony_ci#define CNL_ADSPCS_CPA(x)	(x << CNL_ADSPCS_CPA_SHIFT)
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ciint cnl_dsp_enable_core(struct sst_dsp *ctx, unsigned int core_mask);
868c2ecf20Sopenharmony_ciint cnl_dsp_disable_core(struct sst_dsp *ctx, unsigned int core_mask);
878c2ecf20Sopenharmony_ciirqreturn_t cnl_dsp_sst_interrupt(int irq, void *dev_id);
888c2ecf20Sopenharmony_civoid cnl_dsp_free(struct sst_dsp *dsp);
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_civoid cnl_ipc_int_enable(struct sst_dsp *ctx);
918c2ecf20Sopenharmony_civoid cnl_ipc_int_disable(struct sst_dsp *ctx);
928c2ecf20Sopenharmony_civoid cnl_ipc_op_int_enable(struct sst_dsp *ctx);
938c2ecf20Sopenharmony_civoid cnl_ipc_op_int_disable(struct sst_dsp *ctx);
948c2ecf20Sopenharmony_cibool cnl_ipc_int_status(struct sst_dsp *ctx);
958c2ecf20Sopenharmony_civoid cnl_ipc_free(struct sst_generic_ipc *ipc);
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ciint cnl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
988c2ecf20Sopenharmony_ci		     const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
998c2ecf20Sopenharmony_ci		     struct skl_dev **dsp);
1008c2ecf20Sopenharmony_ciint cnl_sst_init_fw(struct device *dev, struct skl_dev *skl);
1018c2ecf20Sopenharmony_civoid cnl_sst_dsp_cleanup(struct device *dev, struct skl_dev *skl);
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci#endif /*__CNL_SST_DSP_H__*/
104