18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * IMG parallel output controller driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2015 Imagination Technologies Ltd.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Author: Damien Horsley <Damien.Horsley@imgtec.com>
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include <linux/clk.h>
118c2ecf20Sopenharmony_ci#include <linux/init.h>
128c2ecf20Sopenharmony_ci#include <linux/kernel.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/of.h>
158c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
168c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
178c2ecf20Sopenharmony_ci#include <linux/reset.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include <sound/core.h>
208c2ecf20Sopenharmony_ci#include <sound/dmaengine_pcm.h>
218c2ecf20Sopenharmony_ci#include <sound/initval.h>
228c2ecf20Sopenharmony_ci#include <sound/pcm.h>
238c2ecf20Sopenharmony_ci#include <sound/pcm_params.h>
248c2ecf20Sopenharmony_ci#include <sound/soc.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_TX_FIFO		0
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL			0x4
298c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL_CH_MASK		BIT(4)
308c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL_PACKH_MASK	BIT(3)
318c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL_EDGE_MASK	BIT(2)
328c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL_ME_MASK		BIT(1)
338c2ecf20Sopenharmony_ci#define IMG_PRL_OUT_CTL_SRST_MASK	BIT(0)
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_cistruct img_prl_out {
368c2ecf20Sopenharmony_ci	void __iomem *base;
378c2ecf20Sopenharmony_ci	struct clk *clk_sys;
388c2ecf20Sopenharmony_ci	struct clk *clk_ref;
398c2ecf20Sopenharmony_ci	struct snd_dmaengine_dai_dma_data dma_data;
408c2ecf20Sopenharmony_ci	struct device *dev;
418c2ecf20Sopenharmony_ci	struct reset_control *rst;
428c2ecf20Sopenharmony_ci};
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_cistatic int img_prl_out_suspend(struct device *dev)
458c2ecf20Sopenharmony_ci{
468c2ecf20Sopenharmony_ci	struct img_prl_out *prl = dev_get_drvdata(dev);
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	clk_disable_unprepare(prl->clk_ref);
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	return 0;
518c2ecf20Sopenharmony_ci}
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic int img_prl_out_resume(struct device *dev)
548c2ecf20Sopenharmony_ci{
558c2ecf20Sopenharmony_ci	struct img_prl_out *prl = dev_get_drvdata(dev);
568c2ecf20Sopenharmony_ci	int ret;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(prl->clk_ref);
598c2ecf20Sopenharmony_ci	if (ret) {
608c2ecf20Sopenharmony_ci		dev_err(dev, "clk_enable failed: %d\n", ret);
618c2ecf20Sopenharmony_ci		return ret;
628c2ecf20Sopenharmony_ci	}
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	return 0;
658c2ecf20Sopenharmony_ci}
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_cistatic inline void img_prl_out_writel(struct img_prl_out *prl,
688c2ecf20Sopenharmony_ci				u32 val, u32 reg)
698c2ecf20Sopenharmony_ci{
708c2ecf20Sopenharmony_ci	writel(val, prl->base + reg);
718c2ecf20Sopenharmony_ci}
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_cistatic inline u32 img_prl_out_readl(struct img_prl_out *prl, u32 reg)
748c2ecf20Sopenharmony_ci{
758c2ecf20Sopenharmony_ci	return readl(prl->base + reg);
768c2ecf20Sopenharmony_ci}
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_cistatic void img_prl_out_reset(struct img_prl_out *prl)
798c2ecf20Sopenharmony_ci{
808c2ecf20Sopenharmony_ci	u32 ctl;
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci	ctl = img_prl_out_readl(prl, IMG_PRL_OUT_CTL) &
838c2ecf20Sopenharmony_ci			~IMG_PRL_OUT_CTL_ME_MASK;
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	reset_control_assert(prl->rst);
868c2ecf20Sopenharmony_ci	reset_control_deassert(prl->rst);
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci	img_prl_out_writel(prl, ctl, IMG_PRL_OUT_CTL);
898c2ecf20Sopenharmony_ci}
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_cistatic int img_prl_out_trigger(struct snd_pcm_substream *substream, int cmd,
928c2ecf20Sopenharmony_ci			struct snd_soc_dai *dai)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	struct img_prl_out *prl = snd_soc_dai_get_drvdata(dai);
958c2ecf20Sopenharmony_ci	u32 reg;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	switch (cmd) {
988c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
998c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
1008c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1018c2ecf20Sopenharmony_ci		reg = img_prl_out_readl(prl, IMG_PRL_OUT_CTL);
1028c2ecf20Sopenharmony_ci		reg |= IMG_PRL_OUT_CTL_ME_MASK;
1038c2ecf20Sopenharmony_ci		img_prl_out_writel(prl, reg, IMG_PRL_OUT_CTL);
1048c2ecf20Sopenharmony_ci		break;
1058c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
1068c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
1078c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1088c2ecf20Sopenharmony_ci		img_prl_out_reset(prl);
1098c2ecf20Sopenharmony_ci		break;
1108c2ecf20Sopenharmony_ci	default:
1118c2ecf20Sopenharmony_ci		return -EINVAL;
1128c2ecf20Sopenharmony_ci	}
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	return 0;
1158c2ecf20Sopenharmony_ci}
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_cistatic int img_prl_out_hw_params(struct snd_pcm_substream *substream,
1188c2ecf20Sopenharmony_ci	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1198c2ecf20Sopenharmony_ci{
1208c2ecf20Sopenharmony_ci	struct img_prl_out *prl = snd_soc_dai_get_drvdata(dai);
1218c2ecf20Sopenharmony_ci	unsigned int rate, channels;
1228c2ecf20Sopenharmony_ci	u32 reg, control_set = 0;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	rate = params_rate(params);
1258c2ecf20Sopenharmony_ci	channels = params_channels(params);
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	switch (params_format(params)) {
1288c2ecf20Sopenharmony_ci	case SNDRV_PCM_FORMAT_S32_LE:
1298c2ecf20Sopenharmony_ci		control_set |= IMG_PRL_OUT_CTL_PACKH_MASK;
1308c2ecf20Sopenharmony_ci		break;
1318c2ecf20Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_LE:
1328c2ecf20Sopenharmony_ci		break;
1338c2ecf20Sopenharmony_ci	default:
1348c2ecf20Sopenharmony_ci		return -EINVAL;
1358c2ecf20Sopenharmony_ci	}
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	if (channels != 2)
1388c2ecf20Sopenharmony_ci		return -EINVAL;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	clk_set_rate(prl->clk_ref, rate * 256);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	reg = img_prl_out_readl(prl, IMG_PRL_OUT_CTL);
1438c2ecf20Sopenharmony_ci	reg = (reg & ~IMG_PRL_OUT_CTL_PACKH_MASK) | control_set;
1448c2ecf20Sopenharmony_ci	img_prl_out_writel(prl, reg, IMG_PRL_OUT_CTL);
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	return 0;
1478c2ecf20Sopenharmony_ci}
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_cistatic int img_prl_out_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1508c2ecf20Sopenharmony_ci{
1518c2ecf20Sopenharmony_ci	struct img_prl_out *prl = snd_soc_dai_get_drvdata(dai);
1528c2ecf20Sopenharmony_ci	u32 reg, control_set = 0;
1538c2ecf20Sopenharmony_ci	int ret;
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1568c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
1578c2ecf20Sopenharmony_ci		break;
1588c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_IF:
1598c2ecf20Sopenharmony_ci		control_set |= IMG_PRL_OUT_CTL_EDGE_MASK;
1608c2ecf20Sopenharmony_ci		break;
1618c2ecf20Sopenharmony_ci	default:
1628c2ecf20Sopenharmony_ci		return -EINVAL;
1638c2ecf20Sopenharmony_ci	}
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	ret = pm_runtime_get_sync(prl->dev);
1668c2ecf20Sopenharmony_ci	if (ret < 0) {
1678c2ecf20Sopenharmony_ci		pm_runtime_put_noidle(prl->dev);
1688c2ecf20Sopenharmony_ci		return ret;
1698c2ecf20Sopenharmony_ci	}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci	reg = img_prl_out_readl(prl, IMG_PRL_OUT_CTL);
1728c2ecf20Sopenharmony_ci	reg = (reg & ~IMG_PRL_OUT_CTL_EDGE_MASK) | control_set;
1738c2ecf20Sopenharmony_ci	img_prl_out_writel(prl, reg, IMG_PRL_OUT_CTL);
1748c2ecf20Sopenharmony_ci	pm_runtime_put(prl->dev);
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	return 0;
1778c2ecf20Sopenharmony_ci}
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops img_prl_out_dai_ops = {
1808c2ecf20Sopenharmony_ci	.trigger = img_prl_out_trigger,
1818c2ecf20Sopenharmony_ci	.hw_params = img_prl_out_hw_params,
1828c2ecf20Sopenharmony_ci	.set_fmt = img_prl_out_set_fmt
1838c2ecf20Sopenharmony_ci};
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_cistatic int img_prl_out_dai_probe(struct snd_soc_dai *dai)
1868c2ecf20Sopenharmony_ci{
1878c2ecf20Sopenharmony_ci	struct img_prl_out *prl = snd_soc_dai_get_drvdata(dai);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	snd_soc_dai_init_dma_data(dai, &prl->dma_data, NULL);
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	return 0;
1928c2ecf20Sopenharmony_ci}
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_cistatic struct snd_soc_dai_driver img_prl_out_dai = {
1958c2ecf20Sopenharmony_ci	.probe = img_prl_out_dai_probe,
1968c2ecf20Sopenharmony_ci	.playback = {
1978c2ecf20Sopenharmony_ci		.channels_min = 2,
1988c2ecf20Sopenharmony_ci		.channels_max = 2,
1998c2ecf20Sopenharmony_ci		.rates = SNDRV_PCM_RATE_8000_192000,
2008c2ecf20Sopenharmony_ci		.formats = SNDRV_PCM_FMTBIT_S32_LE | SNDRV_PCM_FMTBIT_S24_LE
2018c2ecf20Sopenharmony_ci	},
2028c2ecf20Sopenharmony_ci	.ops = &img_prl_out_dai_ops
2038c2ecf20Sopenharmony_ci};
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver img_prl_out_component = {
2068c2ecf20Sopenharmony_ci	.name = "img-prl-out"
2078c2ecf20Sopenharmony_ci};
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic int img_prl_out_probe(struct platform_device *pdev)
2108c2ecf20Sopenharmony_ci{
2118c2ecf20Sopenharmony_ci	struct img_prl_out *prl;
2128c2ecf20Sopenharmony_ci	struct resource *res;
2138c2ecf20Sopenharmony_ci	void __iomem *base;
2148c2ecf20Sopenharmony_ci	int ret;
2158c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	prl = devm_kzalloc(&pdev->dev, sizeof(*prl), GFP_KERNEL);
2188c2ecf20Sopenharmony_ci	if (!prl)
2198c2ecf20Sopenharmony_ci		return -ENOMEM;
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, prl);
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci	prl->dev = &pdev->dev;
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2268c2ecf20Sopenharmony_ci	base = devm_ioremap_resource(&pdev->dev, res);
2278c2ecf20Sopenharmony_ci	if (IS_ERR(base))
2288c2ecf20Sopenharmony_ci		return PTR_ERR(base);
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_ci	prl->base = base;
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	prl->rst = devm_reset_control_get_exclusive(&pdev->dev, "rst");
2338c2ecf20Sopenharmony_ci	if (IS_ERR(prl->rst)) {
2348c2ecf20Sopenharmony_ci		if (PTR_ERR(prl->rst) != -EPROBE_DEFER)
2358c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "No top level reset found\n");
2368c2ecf20Sopenharmony_ci		return PTR_ERR(prl->rst);
2378c2ecf20Sopenharmony_ci	}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ci	prl->clk_sys = devm_clk_get(&pdev->dev, "sys");
2408c2ecf20Sopenharmony_ci	if (IS_ERR(prl->clk_sys)) {
2418c2ecf20Sopenharmony_ci		if (PTR_ERR(prl->clk_sys) != -EPROBE_DEFER)
2428c2ecf20Sopenharmony_ci			dev_err(dev, "Failed to acquire clock 'sys'\n");
2438c2ecf20Sopenharmony_ci		return PTR_ERR(prl->clk_sys);
2448c2ecf20Sopenharmony_ci	}
2458c2ecf20Sopenharmony_ci
2468c2ecf20Sopenharmony_ci	prl->clk_ref = devm_clk_get(&pdev->dev, "ref");
2478c2ecf20Sopenharmony_ci	if (IS_ERR(prl->clk_ref)) {
2488c2ecf20Sopenharmony_ci		if (PTR_ERR(prl->clk_ref) != -EPROBE_DEFER)
2498c2ecf20Sopenharmony_ci			dev_err(dev, "Failed to acquire clock 'ref'\n");
2508c2ecf20Sopenharmony_ci		return PTR_ERR(prl->clk_ref);
2518c2ecf20Sopenharmony_ci	}
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(prl->clk_sys);
2548c2ecf20Sopenharmony_ci	if (ret)
2558c2ecf20Sopenharmony_ci		return ret;
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	img_prl_out_writel(prl, IMG_PRL_OUT_CTL_EDGE_MASK, IMG_PRL_OUT_CTL);
2588c2ecf20Sopenharmony_ci	img_prl_out_reset(prl);
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
2618c2ecf20Sopenharmony_ci	if (!pm_runtime_enabled(&pdev->dev)) {
2628c2ecf20Sopenharmony_ci		ret = img_prl_out_resume(&pdev->dev);
2638c2ecf20Sopenharmony_ci		if (ret)
2648c2ecf20Sopenharmony_ci			goto err_pm_disable;
2658c2ecf20Sopenharmony_ci	}
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci	prl->dma_data.addr = res->start + IMG_PRL_OUT_TX_FIFO;
2688c2ecf20Sopenharmony_ci	prl->dma_data.addr_width = 4;
2698c2ecf20Sopenharmony_ci	prl->dma_data.maxburst = 4;
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev,
2728c2ecf20Sopenharmony_ci			&img_prl_out_component,
2738c2ecf20Sopenharmony_ci			&img_prl_out_dai, 1);
2748c2ecf20Sopenharmony_ci	if (ret)
2758c2ecf20Sopenharmony_ci		goto err_suspend;
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
2788c2ecf20Sopenharmony_ci	if (ret)
2798c2ecf20Sopenharmony_ci		goto err_suspend;
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	return 0;
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_cierr_suspend:
2848c2ecf20Sopenharmony_ci	if (!pm_runtime_status_suspended(&pdev->dev))
2858c2ecf20Sopenharmony_ci		img_prl_out_suspend(&pdev->dev);
2868c2ecf20Sopenharmony_cierr_pm_disable:
2878c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
2888c2ecf20Sopenharmony_ci	clk_disable_unprepare(prl->clk_sys);
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	return ret;
2918c2ecf20Sopenharmony_ci}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_cistatic int img_prl_out_dev_remove(struct platform_device *pdev)
2948c2ecf20Sopenharmony_ci{
2958c2ecf20Sopenharmony_ci	struct img_prl_out *prl = platform_get_drvdata(pdev);
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
2988c2ecf20Sopenharmony_ci	if (!pm_runtime_status_suspended(&pdev->dev))
2998c2ecf20Sopenharmony_ci		img_prl_out_suspend(&pdev->dev);
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	clk_disable_unprepare(prl->clk_sys);
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	return 0;
3048c2ecf20Sopenharmony_ci}
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_cistatic const struct of_device_id img_prl_out_of_match[] = {
3078c2ecf20Sopenharmony_ci	{ .compatible = "img,parallel-out" },
3088c2ecf20Sopenharmony_ci	{}
3098c2ecf20Sopenharmony_ci};
3108c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, img_prl_out_of_match);
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_cistatic const struct dev_pm_ops img_prl_out_pm_ops = {
3138c2ecf20Sopenharmony_ci	SET_RUNTIME_PM_OPS(img_prl_out_suspend,
3148c2ecf20Sopenharmony_ci			   img_prl_out_resume, NULL)
3158c2ecf20Sopenharmony_ci};
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_cistatic struct platform_driver img_prl_out_driver = {
3188c2ecf20Sopenharmony_ci	.driver = {
3198c2ecf20Sopenharmony_ci		.name = "img-parallel-out",
3208c2ecf20Sopenharmony_ci		.of_match_table = img_prl_out_of_match,
3218c2ecf20Sopenharmony_ci		.pm = &img_prl_out_pm_ops
3228c2ecf20Sopenharmony_ci	},
3238c2ecf20Sopenharmony_ci	.probe = img_prl_out_probe,
3248c2ecf20Sopenharmony_ci	.remove = img_prl_out_dev_remove
3258c2ecf20Sopenharmony_ci};
3268c2ecf20Sopenharmony_cimodule_platform_driver(img_prl_out_driver);
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_ciMODULE_AUTHOR("Damien Horsley <Damien.Horsley@imgtec.com>");
3298c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("IMG Parallel Output Driver");
3308c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
331