xref: /kernel/linux/linux-5.10/sound/soc/fsl/fsl_mqs.c (revision 8c2ecf20)
18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci//
38c2ecf20Sopenharmony_ci// ALSA SoC IMX MQS driver
48c2ecf20Sopenharmony_ci//
58c2ecf20Sopenharmony_ci// Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
68c2ecf20Sopenharmony_ci// Copyright 2019 NXP
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/clk.h>
98c2ecf20Sopenharmony_ci#include <linux/module.h>
108c2ecf20Sopenharmony_ci#include <linux/moduleparam.h>
118c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
128c2ecf20Sopenharmony_ci#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
138c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
148c2ecf20Sopenharmony_ci#include <linux/of.h>
158c2ecf20Sopenharmony_ci#include <linux/pm.h>
168c2ecf20Sopenharmony_ci#include <linux/slab.h>
178c2ecf20Sopenharmony_ci#include <sound/soc.h>
188c2ecf20Sopenharmony_ci#include <sound/pcm.h>
198c2ecf20Sopenharmony_ci#include <sound/initval.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#define REG_MQS_CTRL		0x00
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define MQS_EN_MASK			(0x1 << 28)
248c2ecf20Sopenharmony_ci#define MQS_EN_SHIFT			(28)
258c2ecf20Sopenharmony_ci#define MQS_SW_RST_MASK			(0x1 << 24)
268c2ecf20Sopenharmony_ci#define MQS_SW_RST_SHIFT		(24)
278c2ecf20Sopenharmony_ci#define MQS_OVERSAMPLE_MASK		(0x1 << 20)
288c2ecf20Sopenharmony_ci#define MQS_OVERSAMPLE_SHIFT		(20)
298c2ecf20Sopenharmony_ci#define MQS_CLK_DIV_MASK		(0xFF << 0)
308c2ecf20Sopenharmony_ci#define MQS_CLK_DIV_SHIFT		(0)
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/* codec private data */
338c2ecf20Sopenharmony_cistruct fsl_mqs {
348c2ecf20Sopenharmony_ci	struct regmap *regmap;
358c2ecf20Sopenharmony_ci	struct clk *mclk;
368c2ecf20Sopenharmony_ci	struct clk *ipg;
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci	unsigned int reg_iomuxc_gpr2;
398c2ecf20Sopenharmony_ci	unsigned int reg_mqs_ctrl;
408c2ecf20Sopenharmony_ci	bool use_gpr;
418c2ecf20Sopenharmony_ci};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define FSL_MQS_RATES	(SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
448c2ecf20Sopenharmony_ci#define FSL_MQS_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_cistatic int fsl_mqs_hw_params(struct snd_pcm_substream *substream,
478c2ecf20Sopenharmony_ci			     struct snd_pcm_hw_params *params,
488c2ecf20Sopenharmony_ci			     struct snd_soc_dai *dai)
498c2ecf20Sopenharmony_ci{
508c2ecf20Sopenharmony_ci	struct snd_soc_component *component = dai->component;
518c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
528c2ecf20Sopenharmony_ci	unsigned long mclk_rate;
538c2ecf20Sopenharmony_ci	int div, res;
548c2ecf20Sopenharmony_ci	int lrclk;
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	mclk_rate = clk_get_rate(mqs_priv->mclk);
578c2ecf20Sopenharmony_ci	lrclk = params_rate(params);
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	/*
608c2ecf20Sopenharmony_ci	 * mclk_rate / (oversample(32,64) * FS * 2 * divider ) = repeat_rate;
618c2ecf20Sopenharmony_ci	 * if repeat_rate is 8, mqs can achieve better quality.
628c2ecf20Sopenharmony_ci	 * oversample rate is fix to 32 currently.
638c2ecf20Sopenharmony_ci	 */
648c2ecf20Sopenharmony_ci	div = mclk_rate / (32 * lrclk * 2 * 8);
658c2ecf20Sopenharmony_ci	res = mclk_rate % (32 * lrclk * 2 * 8);
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci	if (res == 0 && div > 0 && div <= 256) {
688c2ecf20Sopenharmony_ci		if (mqs_priv->use_gpr) {
698c2ecf20Sopenharmony_ci			regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
708c2ecf20Sopenharmony_ci					   IMX6SX_GPR2_MQS_CLK_DIV_MASK,
718c2ecf20Sopenharmony_ci					   (div - 1) << IMX6SX_GPR2_MQS_CLK_DIV_SHIFT);
728c2ecf20Sopenharmony_ci			regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
738c2ecf20Sopenharmony_ci					   IMX6SX_GPR2_MQS_OVERSAMPLE_MASK, 0);
748c2ecf20Sopenharmony_ci		} else {
758c2ecf20Sopenharmony_ci			regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
768c2ecf20Sopenharmony_ci					   MQS_CLK_DIV_MASK,
778c2ecf20Sopenharmony_ci					   (div - 1) << MQS_CLK_DIV_SHIFT);
788c2ecf20Sopenharmony_ci			regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
798c2ecf20Sopenharmony_ci					   MQS_OVERSAMPLE_MASK, 0);
808c2ecf20Sopenharmony_ci		}
818c2ecf20Sopenharmony_ci	} else {
828c2ecf20Sopenharmony_ci		dev_err(component->dev, "can't get proper divider\n");
838c2ecf20Sopenharmony_ci	}
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	return 0;
868c2ecf20Sopenharmony_ci}
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_cistatic int fsl_mqs_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
898c2ecf20Sopenharmony_ci{
908c2ecf20Sopenharmony_ci	/* Only LEFT_J & SLAVE mode is supported. */
918c2ecf20Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
928c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_LEFT_J:
938c2ecf20Sopenharmony_ci		break;
948c2ecf20Sopenharmony_ci	default:
958c2ecf20Sopenharmony_ci		return -EINVAL;
968c2ecf20Sopenharmony_ci	}
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
998c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
1008c2ecf20Sopenharmony_ci		break;
1018c2ecf20Sopenharmony_ci	default:
1028c2ecf20Sopenharmony_ci		return -EINVAL;
1038c2ecf20Sopenharmony_ci	}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1068c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
1078c2ecf20Sopenharmony_ci		break;
1088c2ecf20Sopenharmony_ci	default:
1098c2ecf20Sopenharmony_ci		return -EINVAL;
1108c2ecf20Sopenharmony_ci	}
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci	return 0;
1138c2ecf20Sopenharmony_ci}
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic int fsl_mqs_startup(struct snd_pcm_substream *substream,
1168c2ecf20Sopenharmony_ci			   struct snd_soc_dai *dai)
1178c2ecf20Sopenharmony_ci{
1188c2ecf20Sopenharmony_ci	struct snd_soc_component *component = dai->component;
1198c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	if (mqs_priv->use_gpr)
1228c2ecf20Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
1238c2ecf20Sopenharmony_ci				   IMX6SX_GPR2_MQS_EN_MASK,
1248c2ecf20Sopenharmony_ci				   1 << IMX6SX_GPR2_MQS_EN_SHIFT);
1258c2ecf20Sopenharmony_ci	else
1268c2ecf20Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
1278c2ecf20Sopenharmony_ci				   MQS_EN_MASK,
1288c2ecf20Sopenharmony_ci				   1 << MQS_EN_SHIFT);
1298c2ecf20Sopenharmony_ci	return 0;
1308c2ecf20Sopenharmony_ci}
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_cistatic void fsl_mqs_shutdown(struct snd_pcm_substream *substream,
1338c2ecf20Sopenharmony_ci			     struct snd_soc_dai *dai)
1348c2ecf20Sopenharmony_ci{
1358c2ecf20Sopenharmony_ci	struct snd_soc_component *component = dai->component;
1368c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	if (mqs_priv->use_gpr)
1398c2ecf20Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
1408c2ecf20Sopenharmony_ci				   IMX6SX_GPR2_MQS_EN_MASK, 0);
1418c2ecf20Sopenharmony_ci	else
1428c2ecf20Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
1438c2ecf20Sopenharmony_ci				   MQS_EN_MASK, 0);
1448c2ecf20Sopenharmony_ci}
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver soc_codec_fsl_mqs = {
1478c2ecf20Sopenharmony_ci	.idle_bias_on = 1,
1488c2ecf20Sopenharmony_ci	.non_legacy_dai_naming	= 1,
1498c2ecf20Sopenharmony_ci};
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops fsl_mqs_dai_ops = {
1528c2ecf20Sopenharmony_ci	.startup = fsl_mqs_startup,
1538c2ecf20Sopenharmony_ci	.shutdown = fsl_mqs_shutdown,
1548c2ecf20Sopenharmony_ci	.hw_params = fsl_mqs_hw_params,
1558c2ecf20Sopenharmony_ci	.set_fmt = fsl_mqs_set_dai_fmt,
1568c2ecf20Sopenharmony_ci};
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_cistatic struct snd_soc_dai_driver fsl_mqs_dai = {
1598c2ecf20Sopenharmony_ci	.name		= "fsl-mqs-dai",
1608c2ecf20Sopenharmony_ci	.playback	= {
1618c2ecf20Sopenharmony_ci		.stream_name	= "Playback",
1628c2ecf20Sopenharmony_ci		.channels_min	= 2,
1638c2ecf20Sopenharmony_ci		.channels_max	= 2,
1648c2ecf20Sopenharmony_ci		.rates		= FSL_MQS_RATES,
1658c2ecf20Sopenharmony_ci		.formats	= FSL_MQS_FORMATS,
1668c2ecf20Sopenharmony_ci	},
1678c2ecf20Sopenharmony_ci	.ops = &fsl_mqs_dai_ops,
1688c2ecf20Sopenharmony_ci};
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic const struct regmap_config fsl_mqs_regmap_config = {
1718c2ecf20Sopenharmony_ci	.reg_bits = 32,
1728c2ecf20Sopenharmony_ci	.reg_stride = 4,
1738c2ecf20Sopenharmony_ci	.val_bits = 32,
1748c2ecf20Sopenharmony_ci	.max_register = REG_MQS_CTRL,
1758c2ecf20Sopenharmony_ci	.cache_type = REGCACHE_NONE,
1768c2ecf20Sopenharmony_ci};
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_cistatic int fsl_mqs_probe(struct platform_device *pdev)
1798c2ecf20Sopenharmony_ci{
1808c2ecf20Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
1818c2ecf20Sopenharmony_ci	struct device_node *gpr_np = NULL;
1828c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv;
1838c2ecf20Sopenharmony_ci	void __iomem *regs;
1848c2ecf20Sopenharmony_ci	int ret;
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	mqs_priv = devm_kzalloc(&pdev->dev, sizeof(*mqs_priv), GFP_KERNEL);
1878c2ecf20Sopenharmony_ci	if (!mqs_priv)
1888c2ecf20Sopenharmony_ci		return -ENOMEM;
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	/* On i.MX6sx the MQS control register is in GPR domain
1918c2ecf20Sopenharmony_ci	 * But in i.MX8QM/i.MX8QXP the control register is moved
1928c2ecf20Sopenharmony_ci	 * to its own domain.
1938c2ecf20Sopenharmony_ci	 */
1948c2ecf20Sopenharmony_ci	if (of_device_is_compatible(np, "fsl,imx8qm-mqs"))
1958c2ecf20Sopenharmony_ci		mqs_priv->use_gpr = false;
1968c2ecf20Sopenharmony_ci	else
1978c2ecf20Sopenharmony_ci		mqs_priv->use_gpr = true;
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	if (mqs_priv->use_gpr) {
2008c2ecf20Sopenharmony_ci		gpr_np = of_parse_phandle(np, "gpr", 0);
2018c2ecf20Sopenharmony_ci		if (!gpr_np) {
2028c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "failed to get gpr node by phandle\n");
2038c2ecf20Sopenharmony_ci			return -EINVAL;
2048c2ecf20Sopenharmony_ci		}
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci		mqs_priv->regmap = syscon_node_to_regmap(gpr_np);
2078c2ecf20Sopenharmony_ci		of_node_put(gpr_np);
2088c2ecf20Sopenharmony_ci		if (IS_ERR(mqs_priv->regmap)) {
2098c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "failed to get gpr regmap\n");
2108c2ecf20Sopenharmony_ci			return PTR_ERR(mqs_priv->regmap);
2118c2ecf20Sopenharmony_ci		}
2128c2ecf20Sopenharmony_ci	} else {
2138c2ecf20Sopenharmony_ci		regs = devm_platform_ioremap_resource(pdev, 0);
2148c2ecf20Sopenharmony_ci		if (IS_ERR(regs))
2158c2ecf20Sopenharmony_ci			return PTR_ERR(regs);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci		mqs_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
2188c2ecf20Sopenharmony_ci							     "core",
2198c2ecf20Sopenharmony_ci							     regs,
2208c2ecf20Sopenharmony_ci							     &fsl_mqs_regmap_config);
2218c2ecf20Sopenharmony_ci		if (IS_ERR(mqs_priv->regmap)) {
2228c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "failed to init regmap: %ld\n",
2238c2ecf20Sopenharmony_ci				PTR_ERR(mqs_priv->regmap));
2248c2ecf20Sopenharmony_ci			return PTR_ERR(mqs_priv->regmap);
2258c2ecf20Sopenharmony_ci		}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci		mqs_priv->ipg = devm_clk_get(&pdev->dev, "core");
2288c2ecf20Sopenharmony_ci		if (IS_ERR(mqs_priv->ipg)) {
2298c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "failed to get the clock: %ld\n",
2308c2ecf20Sopenharmony_ci				PTR_ERR(mqs_priv->ipg));
2318c2ecf20Sopenharmony_ci			return PTR_ERR(mqs_priv->ipg);
2328c2ecf20Sopenharmony_ci		}
2338c2ecf20Sopenharmony_ci	}
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci	mqs_priv->mclk = devm_clk_get(&pdev->dev, "mclk");
2368c2ecf20Sopenharmony_ci	if (IS_ERR(mqs_priv->mclk)) {
2378c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get the clock: %ld\n",
2388c2ecf20Sopenharmony_ci			PTR_ERR(mqs_priv->mclk));
2398c2ecf20Sopenharmony_ci		return PTR_ERR(mqs_priv->mclk);
2408c2ecf20Sopenharmony_ci	}
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	dev_set_drvdata(&pdev->dev, mqs_priv);
2438c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev, &soc_codec_fsl_mqs,
2468c2ecf20Sopenharmony_ci			&fsl_mqs_dai, 1);
2478c2ecf20Sopenharmony_ci	if (ret)
2488c2ecf20Sopenharmony_ci		return ret;
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	return 0;
2518c2ecf20Sopenharmony_ci}
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_cistatic int fsl_mqs_remove(struct platform_device *pdev)
2548c2ecf20Sopenharmony_ci{
2558c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
2568c2ecf20Sopenharmony_ci	return 0;
2578c2ecf20Sopenharmony_ci}
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci#ifdef CONFIG_PM
2608c2ecf20Sopenharmony_cistatic int fsl_mqs_runtime_resume(struct device *dev)
2618c2ecf20Sopenharmony_ci{
2628c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
2638c2ecf20Sopenharmony_ci	int ret;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(mqs_priv->ipg);
2668c2ecf20Sopenharmony_ci	if (ret) {
2678c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable ipg clock\n");
2688c2ecf20Sopenharmony_ci		return ret;
2698c2ecf20Sopenharmony_ci	}
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(mqs_priv->mclk);
2728c2ecf20Sopenharmony_ci	if (ret) {
2738c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable mclk clock\n");
2748c2ecf20Sopenharmony_ci		clk_disable_unprepare(mqs_priv->ipg);
2758c2ecf20Sopenharmony_ci		return ret;
2768c2ecf20Sopenharmony_ci	}
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	if (mqs_priv->use_gpr)
2798c2ecf20Sopenharmony_ci		regmap_write(mqs_priv->regmap, IOMUXC_GPR2,
2808c2ecf20Sopenharmony_ci			     mqs_priv->reg_iomuxc_gpr2);
2818c2ecf20Sopenharmony_ci	else
2828c2ecf20Sopenharmony_ci		regmap_write(mqs_priv->regmap, REG_MQS_CTRL,
2838c2ecf20Sopenharmony_ci			     mqs_priv->reg_mqs_ctrl);
2848c2ecf20Sopenharmony_ci	return 0;
2858c2ecf20Sopenharmony_ci}
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_cistatic int fsl_mqs_runtime_suspend(struct device *dev)
2888c2ecf20Sopenharmony_ci{
2898c2ecf20Sopenharmony_ci	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci	if (mqs_priv->use_gpr)
2928c2ecf20Sopenharmony_ci		regmap_read(mqs_priv->regmap, IOMUXC_GPR2,
2938c2ecf20Sopenharmony_ci			    &mqs_priv->reg_iomuxc_gpr2);
2948c2ecf20Sopenharmony_ci	else
2958c2ecf20Sopenharmony_ci		regmap_read(mqs_priv->regmap, REG_MQS_CTRL,
2968c2ecf20Sopenharmony_ci			    &mqs_priv->reg_mqs_ctrl);
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci	clk_disable_unprepare(mqs_priv->mclk);
2998c2ecf20Sopenharmony_ci	clk_disable_unprepare(mqs_priv->ipg);
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	return 0;
3028c2ecf20Sopenharmony_ci}
3038c2ecf20Sopenharmony_ci#endif
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_cistatic const struct dev_pm_ops fsl_mqs_pm_ops = {
3068c2ecf20Sopenharmony_ci	SET_RUNTIME_PM_OPS(fsl_mqs_runtime_suspend,
3078c2ecf20Sopenharmony_ci			   fsl_mqs_runtime_resume,
3088c2ecf20Sopenharmony_ci			   NULL)
3098c2ecf20Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
3108c2ecf20Sopenharmony_ci				pm_runtime_force_resume)
3118c2ecf20Sopenharmony_ci};
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_cistatic const struct of_device_id fsl_mqs_dt_ids[] = {
3148c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx8qm-mqs", },
3158c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx6sx-mqs", },
3168c2ecf20Sopenharmony_ci	{}
3178c2ecf20Sopenharmony_ci};
3188c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_mqs_dt_ids);
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_cistatic struct platform_driver fsl_mqs_driver = {
3218c2ecf20Sopenharmony_ci	.probe		= fsl_mqs_probe,
3228c2ecf20Sopenharmony_ci	.remove		= fsl_mqs_remove,
3238c2ecf20Sopenharmony_ci	.driver		= {
3248c2ecf20Sopenharmony_ci		.name	= "fsl-mqs",
3258c2ecf20Sopenharmony_ci		.of_match_table = fsl_mqs_dt_ids,
3268c2ecf20Sopenharmony_ci		.pm = &fsl_mqs_pm_ops,
3278c2ecf20Sopenharmony_ci	},
3288c2ecf20Sopenharmony_ci};
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_cimodule_platform_driver(fsl_mqs_driver);
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ciMODULE_AUTHOR("Shengjiu Wang <Shengjiu.Wang@nxp.com>");
3338c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("MQS codec driver");
3348c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
3358c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:fsl-mqs");
336