18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * fsl_asrc.h - Freescale ASRC ALSA SoC header file 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2014 Freescale Semiconductor, Inc. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Author: Nicolin Chen <nicoleotsuka@gmail.com> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#ifndef _FSL_ASRC_H 118c2ecf20Sopenharmony_ci#define _FSL_ASRC_H 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include "fsl_asrc_common.h" 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#define ASRC_DMA_BUFFER_NUM 2 168c2ecf20Sopenharmony_ci#define ASRC_INPUTFIFO_THRESHOLD 32 178c2ecf20Sopenharmony_ci#define ASRC_OUTPUTFIFO_THRESHOLD 32 188c2ecf20Sopenharmony_ci#define ASRC_FIFO_THRESHOLD_MIN 0 198c2ecf20Sopenharmony_ci#define ASRC_FIFO_THRESHOLD_MAX 63 208c2ecf20Sopenharmony_ci#define ASRC_DMA_BUFFER_SIZE (1024 * 48 * 4) 218c2ecf20Sopenharmony_ci#define ASRC_MAX_BUFFER_SIZE (1024 * 48) 228c2ecf20Sopenharmony_ci#define ASRC_OUTPUT_LAST_SAMPLE 8 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#define IDEAL_RATIO_RATE 1000000 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define REG_ASRCTR 0x00 278c2ecf20Sopenharmony_ci#define REG_ASRIER 0x04 288c2ecf20Sopenharmony_ci#define REG_ASRCNCR 0x0C 298c2ecf20Sopenharmony_ci#define REG_ASRCFG 0x10 308c2ecf20Sopenharmony_ci#define REG_ASRCSR 0x14 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#define REG_ASRCDR1 0x18 338c2ecf20Sopenharmony_ci#define REG_ASRCDR2 0x1C 348c2ecf20Sopenharmony_ci#define REG_ASRCDR(i) ((i < 2) ? REG_ASRCDR1 : REG_ASRCDR2) 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#define REG_ASRSTR 0x20 378c2ecf20Sopenharmony_ci#define REG_ASRRA 0x24 388c2ecf20Sopenharmony_ci#define REG_ASRRB 0x28 398c2ecf20Sopenharmony_ci#define REG_ASRRC 0x2C 408c2ecf20Sopenharmony_ci#define REG_ASRPM1 0x40 418c2ecf20Sopenharmony_ci#define REG_ASRPM2 0x44 428c2ecf20Sopenharmony_ci#define REG_ASRPM3 0x48 438c2ecf20Sopenharmony_ci#define REG_ASRPM4 0x4C 448c2ecf20Sopenharmony_ci#define REG_ASRPM5 0x50 458c2ecf20Sopenharmony_ci#define REG_ASRTFR1 0x54 468c2ecf20Sopenharmony_ci#define REG_ASRCCR 0x5C 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci#define REG_ASRDIA 0x60 498c2ecf20Sopenharmony_ci#define REG_ASRDOA 0x64 508c2ecf20Sopenharmony_ci#define REG_ASRDIB 0x68 518c2ecf20Sopenharmony_ci#define REG_ASRDOB 0x6C 528c2ecf20Sopenharmony_ci#define REG_ASRDIC 0x70 538c2ecf20Sopenharmony_ci#define REG_ASRDOC 0x74 548c2ecf20Sopenharmony_ci#define REG_ASRDI(i) (REG_ASRDIA + (i << 3)) 558c2ecf20Sopenharmony_ci#define REG_ASRDO(i) (REG_ASRDOA + (i << 3)) 568c2ecf20Sopenharmony_ci#define REG_ASRDx(x, i) ((x) == IN ? REG_ASRDI(i) : REG_ASRDO(i)) 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci#define REG_ASRIDRHA 0x80 598c2ecf20Sopenharmony_ci#define REG_ASRIDRLA 0x84 608c2ecf20Sopenharmony_ci#define REG_ASRIDRHB 0x88 618c2ecf20Sopenharmony_ci#define REG_ASRIDRLB 0x8C 628c2ecf20Sopenharmony_ci#define REG_ASRIDRHC 0x90 638c2ecf20Sopenharmony_ci#define REG_ASRIDRLC 0x94 648c2ecf20Sopenharmony_ci#define REG_ASRIDRH(i) (REG_ASRIDRHA + (i << 3)) 658c2ecf20Sopenharmony_ci#define REG_ASRIDRL(i) (REG_ASRIDRLA + (i << 3)) 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci#define REG_ASR76K 0x98 688c2ecf20Sopenharmony_ci#define REG_ASR56K 0x9C 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci#define REG_ASRMCRA 0xA0 718c2ecf20Sopenharmony_ci#define REG_ASRFSTA 0xA4 728c2ecf20Sopenharmony_ci#define REG_ASRMCRB 0xA8 738c2ecf20Sopenharmony_ci#define REG_ASRFSTB 0xAC 748c2ecf20Sopenharmony_ci#define REG_ASRMCRC 0xB0 758c2ecf20Sopenharmony_ci#define REG_ASRFSTC 0xB4 768c2ecf20Sopenharmony_ci#define REG_ASRMCR(i) (REG_ASRMCRA + (i << 3)) 778c2ecf20Sopenharmony_ci#define REG_ASRFST(i) (REG_ASRFSTA + (i << 3)) 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci#define REG_ASRMCR1A 0xC0 808c2ecf20Sopenharmony_ci#define REG_ASRMCR1B 0xC4 818c2ecf20Sopenharmony_ci#define REG_ASRMCR1C 0xC8 828c2ecf20Sopenharmony_ci#define REG_ASRMCR1(i) (REG_ASRMCR1A + (i << 2)) 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci/* REG0 0x00 REG_ASRCTR */ 868c2ecf20Sopenharmony_ci#define ASRCTR_ATSi_SHIFT(i) (20 + i) 878c2ecf20Sopenharmony_ci#define ASRCTR_ATSi_MASK(i) (1 << ASRCTR_ATSi_SHIFT(i)) 888c2ecf20Sopenharmony_ci#define ASRCTR_ATS(i) (1 << ASRCTR_ATSi_SHIFT(i)) 898c2ecf20Sopenharmony_ci#define ASRCTR_USRi_SHIFT(i) (14 + (i << 1)) 908c2ecf20Sopenharmony_ci#define ASRCTR_USRi_MASK(i) (1 << ASRCTR_USRi_SHIFT(i)) 918c2ecf20Sopenharmony_ci#define ASRCTR_USR(i) (1 << ASRCTR_USRi_SHIFT(i)) 928c2ecf20Sopenharmony_ci#define ASRCTR_IDRi_SHIFT(i) (13 + (i << 1)) 938c2ecf20Sopenharmony_ci#define ASRCTR_IDRi_MASK(i) (1 << ASRCTR_IDRi_SHIFT(i)) 948c2ecf20Sopenharmony_ci#define ASRCTR_IDR(i) (1 << ASRCTR_IDRi_SHIFT(i)) 958c2ecf20Sopenharmony_ci#define ASRCTR_SRST_SHIFT 4 968c2ecf20Sopenharmony_ci#define ASRCTR_SRST_MASK (1 << ASRCTR_SRST_SHIFT) 978c2ecf20Sopenharmony_ci#define ASRCTR_SRST (1 << ASRCTR_SRST_SHIFT) 988c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEi_SHIFT(i) (1 + i) 998c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEi_MASK(i) (1 << ASRCTR_ASRCEi_SHIFT(i)) 1008c2ecf20Sopenharmony_ci#define ASRCTR_ASRCE(i) (1 << ASRCTR_ASRCEi_SHIFT(i)) 1018c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEi_ALL_MASK (0x7 << ASRCTR_ASRCEi_SHIFT(0)) 1028c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEN_SHIFT 0 1038c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEN_MASK (1 << ASRCTR_ASRCEN_SHIFT) 1048c2ecf20Sopenharmony_ci#define ASRCTR_ASRCEN (1 << ASRCTR_ASRCEN_SHIFT) 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci/* REG1 0x04 REG_ASRIER */ 1078c2ecf20Sopenharmony_ci#define ASRIER_AFPWE_SHIFT 7 1088c2ecf20Sopenharmony_ci#define ASRIER_AFPWE_MASK (1 << ASRIER_AFPWE_SHIFT) 1098c2ecf20Sopenharmony_ci#define ASRIER_AFPWE (1 << ASRIER_AFPWE_SHIFT) 1108c2ecf20Sopenharmony_ci#define ASRIER_AOLIE_SHIFT 6 1118c2ecf20Sopenharmony_ci#define ASRIER_AOLIE_MASK (1 << ASRIER_AOLIE_SHIFT) 1128c2ecf20Sopenharmony_ci#define ASRIER_AOLIE (1 << ASRIER_AOLIE_SHIFT) 1138c2ecf20Sopenharmony_ci#define ASRIER_ADOEi_SHIFT(i) (3 + i) 1148c2ecf20Sopenharmony_ci#define ASRIER_ADOEi_MASK(i) (1 << ASRIER_ADOEi_SHIFT(i)) 1158c2ecf20Sopenharmony_ci#define ASRIER_ADOE(i) (1 << ASRIER_ADOEi_SHIFT(i)) 1168c2ecf20Sopenharmony_ci#define ASRIER_ADIEi_SHIFT(i) (0 + i) 1178c2ecf20Sopenharmony_ci#define ASRIER_ADIEi_MASK(i) (1 << ASRIER_ADIEi_SHIFT(i)) 1188c2ecf20Sopenharmony_ci#define ASRIER_ADIE(i) (1 << ASRIER_ADIEi_SHIFT(i)) 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/* REG2 0x0C REG_ASRCNCR */ 1218c2ecf20Sopenharmony_ci#define ASRCNCR_ANCi_SHIFT(i, b) (b * i) 1228c2ecf20Sopenharmony_ci#define ASRCNCR_ANCi_MASK(i, b) (((1 << b) - 1) << ASRCNCR_ANCi_SHIFT(i, b)) 1238c2ecf20Sopenharmony_ci#define ASRCNCR_ANCi(i, v, b) ((v << ASRCNCR_ANCi_SHIFT(i, b)) & ASRCNCR_ANCi_MASK(i, b)) 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci/* REG3 0x10 REG_ASRCFG */ 1268c2ecf20Sopenharmony_ci#define ASRCFG_INIRQi_SHIFT(i) (21 + i) 1278c2ecf20Sopenharmony_ci#define ASRCFG_INIRQi_MASK(i) (1 << ASRCFG_INIRQi_SHIFT(i)) 1288c2ecf20Sopenharmony_ci#define ASRCFG_INIRQi (1 << ASRCFG_INIRQi_SHIFT(i)) 1298c2ecf20Sopenharmony_ci#define ASRCFG_NDPRi_SHIFT(i) (18 + i) 1308c2ecf20Sopenharmony_ci#define ASRCFG_NDPRi_MASK(i) (1 << ASRCFG_NDPRi_SHIFT(i)) 1318c2ecf20Sopenharmony_ci#define ASRCFG_NDPRi_ALL_SHIFT 18 1328c2ecf20Sopenharmony_ci#define ASRCFG_NDPRi_ALL_MASK (7 << ASRCFG_NDPRi_ALL_SHIFT) 1338c2ecf20Sopenharmony_ci#define ASRCFG_NDPRi (1 << ASRCFG_NDPRi_SHIFT(i)) 1348c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_SHIFT(i) (8 + (i << 2)) 1358c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_WIDTH 2 1368c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_MASK(i) (((1 << ASRCFG_POSTMODi_WIDTH) - 1) << ASRCFG_POSTMODi_SHIFT(i)) 1378c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_ALL_MASK (ASRCFG_POSTMODi_MASK(0) | ASRCFG_POSTMODi_MASK(1) | ASRCFG_POSTMODi_MASK(2)) 1388c2ecf20Sopenharmony_ci#define ASRCFG_POSTMOD(i, v) ((v) << ASRCFG_POSTMODi_SHIFT(i)) 1398c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_UP(i) (0 << ASRCFG_POSTMODi_SHIFT(i)) 1408c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_DCON(i) (1 << ASRCFG_POSTMODi_SHIFT(i)) 1418c2ecf20Sopenharmony_ci#define ASRCFG_POSTMODi_DOWN(i) (2 << ASRCFG_POSTMODi_SHIFT(i)) 1428c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_SHIFT(i) (6 + (i << 2)) 1438c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_WIDTH 2 1448c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_MASK(i) (((1 << ASRCFG_PREMODi_WIDTH) - 1) << ASRCFG_PREMODi_SHIFT(i)) 1458c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_ALL_MASK (ASRCFG_PREMODi_MASK(0) | ASRCFG_PREMODi_MASK(1) | ASRCFG_PREMODi_MASK(2)) 1468c2ecf20Sopenharmony_ci#define ASRCFG_PREMOD(i, v) ((v) << ASRCFG_PREMODi_SHIFT(i)) 1478c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_UP(i) (0 << ASRCFG_PREMODi_SHIFT(i)) 1488c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_DCON(i) (1 << ASRCFG_PREMODi_SHIFT(i)) 1498c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_DOWN(i) (2 << ASRCFG_PREMODi_SHIFT(i)) 1508c2ecf20Sopenharmony_ci#define ASRCFG_PREMODi_BYPASS(i) (3 << ASRCFG_PREMODi_SHIFT(i)) 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci/* REG4 0x14 REG_ASRCSR */ 1538c2ecf20Sopenharmony_ci#define ASRCSR_AxCSi_WIDTH 4 1548c2ecf20Sopenharmony_ci#define ASRCSR_AxCSi_MASK ((1 << ASRCSR_AxCSi_WIDTH) - 1) 1558c2ecf20Sopenharmony_ci#define ASRCSR_AOCSi_SHIFT(i) (12 + (i << 2)) 1568c2ecf20Sopenharmony_ci#define ASRCSR_AOCSi_MASK(i) (((1 << ASRCSR_AxCSi_WIDTH) - 1) << ASRCSR_AOCSi_SHIFT(i)) 1578c2ecf20Sopenharmony_ci#define ASRCSR_AOCS(i, v) ((v) << ASRCSR_AOCSi_SHIFT(i)) 1588c2ecf20Sopenharmony_ci#define ASRCSR_AICSi_SHIFT(i) (i << 2) 1598c2ecf20Sopenharmony_ci#define ASRCSR_AICSi_MASK(i) (((1 << ASRCSR_AxCSi_WIDTH) - 1) << ASRCSR_AICSi_SHIFT(i)) 1608c2ecf20Sopenharmony_ci#define ASRCSR_AICS(i, v) ((v) << ASRCSR_AICSi_SHIFT(i)) 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci/* REG5&6 0x18 & 0x1C REG_ASRCDR1 & ASRCDR2 */ 1638c2ecf20Sopenharmony_ci#define ASRCDRi_AxCPi_WIDTH 3 1648c2ecf20Sopenharmony_ci#define ASRCDRi_AICPi_SHIFT(i) (0 + (i % 2) * 6) 1658c2ecf20Sopenharmony_ci#define ASRCDRi_AICPi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AICPi_SHIFT(i)) 1668c2ecf20Sopenharmony_ci#define ASRCDRi_AICP(i, v) ((v) << ASRCDRi_AICPi_SHIFT(i)) 1678c2ecf20Sopenharmony_ci#define ASRCDRi_AICDi_SHIFT(i) (3 + (i % 2) * 6) 1688c2ecf20Sopenharmony_ci#define ASRCDRi_AICDi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AICDi_SHIFT(i)) 1698c2ecf20Sopenharmony_ci#define ASRCDRi_AICD(i, v) ((v) << ASRCDRi_AICDi_SHIFT(i)) 1708c2ecf20Sopenharmony_ci#define ASRCDRi_AOCPi_SHIFT(i) ((i < 2) ? 12 + i * 6 : 6) 1718c2ecf20Sopenharmony_ci#define ASRCDRi_AOCPi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AOCPi_SHIFT(i)) 1728c2ecf20Sopenharmony_ci#define ASRCDRi_AOCP(i, v) ((v) << ASRCDRi_AOCPi_SHIFT(i)) 1738c2ecf20Sopenharmony_ci#define ASRCDRi_AOCDi_SHIFT(i) ((i < 2) ? 15 + i * 6 : 9) 1748c2ecf20Sopenharmony_ci#define ASRCDRi_AOCDi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AOCDi_SHIFT(i)) 1758c2ecf20Sopenharmony_ci#define ASRCDRi_AOCD(i, v) ((v) << ASRCDRi_AOCDi_SHIFT(i)) 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci/* REG7 0x20 REG_ASRSTR */ 1788c2ecf20Sopenharmony_ci#define ASRSTR_DSLCNT_SHIFT 21 1798c2ecf20Sopenharmony_ci#define ASRSTR_DSLCNT_MASK (1 << ASRSTR_DSLCNT_SHIFT) 1808c2ecf20Sopenharmony_ci#define ASRSTR_DSLCNT (1 << ASRSTR_DSLCNT_SHIFT) 1818c2ecf20Sopenharmony_ci#define ASRSTR_ATQOL_SHIFT 20 1828c2ecf20Sopenharmony_ci#define ASRSTR_ATQOL_MASK (1 << ASRSTR_ATQOL_SHIFT) 1838c2ecf20Sopenharmony_ci#define ASRSTR_ATQOL (1 << ASRSTR_ATQOL_SHIFT) 1848c2ecf20Sopenharmony_ci#define ASRSTR_AOOLi_SHIFT(i) (17 + i) 1858c2ecf20Sopenharmony_ci#define ASRSTR_AOOLi_MASK(i) (1 << ASRSTR_AOOLi_SHIFT(i)) 1868c2ecf20Sopenharmony_ci#define ASRSTR_AOOL(i) (1 << ASRSTR_AOOLi_SHIFT(i)) 1878c2ecf20Sopenharmony_ci#define ASRSTR_AIOLi_SHIFT(i) (14 + i) 1888c2ecf20Sopenharmony_ci#define ASRSTR_AIOLi_MASK(i) (1 << ASRSTR_AIOLi_SHIFT(i)) 1898c2ecf20Sopenharmony_ci#define ASRSTR_AIOL(i) (1 << ASRSTR_AIOLi_SHIFT(i)) 1908c2ecf20Sopenharmony_ci#define ASRSTR_AODOi_SHIFT(i) (11 + i) 1918c2ecf20Sopenharmony_ci#define ASRSTR_AODOi_MASK(i) (1 << ASRSTR_AODOi_SHIFT(i)) 1928c2ecf20Sopenharmony_ci#define ASRSTR_AODO(i) (1 << ASRSTR_AODOi_SHIFT(i)) 1938c2ecf20Sopenharmony_ci#define ASRSTR_AIDUi_SHIFT(i) (8 + i) 1948c2ecf20Sopenharmony_ci#define ASRSTR_AIDUi_MASK(i) (1 << ASRSTR_AIDUi_SHIFT(i)) 1958c2ecf20Sopenharmony_ci#define ASRSTR_AIDU(i) (1 << ASRSTR_AIDUi_SHIFT(i)) 1968c2ecf20Sopenharmony_ci#define ASRSTR_FPWT_SHIFT 7 1978c2ecf20Sopenharmony_ci#define ASRSTR_FPWT_MASK (1 << ASRSTR_FPWT_SHIFT) 1988c2ecf20Sopenharmony_ci#define ASRSTR_FPWT (1 << ASRSTR_FPWT_SHIFT) 1998c2ecf20Sopenharmony_ci#define ASRSTR_AOLE_SHIFT 6 2008c2ecf20Sopenharmony_ci#define ASRSTR_AOLE_MASK (1 << ASRSTR_AOLE_SHIFT) 2018c2ecf20Sopenharmony_ci#define ASRSTR_AOLE (1 << ASRSTR_AOLE_SHIFT) 2028c2ecf20Sopenharmony_ci#define ASRSTR_AODEi_SHIFT(i) (3 + i) 2038c2ecf20Sopenharmony_ci#define ASRSTR_AODFi_MASK(i) (1 << ASRSTR_AODEi_SHIFT(i)) 2048c2ecf20Sopenharmony_ci#define ASRSTR_AODF(i) (1 << ASRSTR_AODEi_SHIFT(i)) 2058c2ecf20Sopenharmony_ci#define ASRSTR_AIDEi_SHIFT(i) (0 + i) 2068c2ecf20Sopenharmony_ci#define ASRSTR_AIDEi_MASK(i) (1 << ASRSTR_AIDEi_SHIFT(i)) 2078c2ecf20Sopenharmony_ci#define ASRSTR_AIDE(i) (1 << ASRSTR_AIDEi_SHIFT(i)) 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci/* REG10 0x54 REG_ASRTFR1 */ 2108c2ecf20Sopenharmony_ci#define ASRTFR1_TF_BASE_WIDTH 7 2118c2ecf20Sopenharmony_ci#define ASRTFR1_TF_BASE_SHIFT 6 2128c2ecf20Sopenharmony_ci#define ASRTFR1_TF_BASE_MASK (((1 << ASRTFR1_TF_BASE_WIDTH) - 1) << ASRTFR1_TF_BASE_SHIFT) 2138c2ecf20Sopenharmony_ci#define ASRTFR1_TF_BASE(i) ((i) << ASRTFR1_TF_BASE_SHIFT) 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci/* 2168c2ecf20Sopenharmony_ci * REG22 0xA0 REG_ASRMCRA 2178c2ecf20Sopenharmony_ci * REG24 0xA8 REG_ASRMCRB 2188c2ecf20Sopenharmony_ci * REG26 0xB0 REG_ASRMCRC 2198c2ecf20Sopenharmony_ci */ 2208c2ecf20Sopenharmony_ci#define ASRMCRi_ZEROBUFi_SHIFT 23 2218c2ecf20Sopenharmony_ci#define ASRMCRi_ZEROBUFi_MASK (1 << ASRMCRi_ZEROBUFi_SHIFT) 2228c2ecf20Sopenharmony_ci#define ASRMCRi_ZEROBUFi (1 << ASRMCRi_ZEROBUFi_SHIFT) 2238c2ecf20Sopenharmony_ci#define ASRMCRi_EXTTHRSHi_SHIFT 22 2248c2ecf20Sopenharmony_ci#define ASRMCRi_EXTTHRSHi_MASK (1 << ASRMCRi_EXTTHRSHi_SHIFT) 2258c2ecf20Sopenharmony_ci#define ASRMCRi_EXTTHRSHi (1 << ASRMCRi_EXTTHRSHi_SHIFT) 2268c2ecf20Sopenharmony_ci#define ASRMCRi_BUFSTALLi_SHIFT 21 2278c2ecf20Sopenharmony_ci#define ASRMCRi_BUFSTALLi_MASK (1 << ASRMCRi_BUFSTALLi_SHIFT) 2288c2ecf20Sopenharmony_ci#define ASRMCRi_BUFSTALLi (1 << ASRMCRi_BUFSTALLi_SHIFT) 2298c2ecf20Sopenharmony_ci#define ASRMCRi_BYPASSPOLYi_SHIFT 20 2308c2ecf20Sopenharmony_ci#define ASRMCRi_BYPASSPOLYi_MASK (1 << ASRMCRi_BYPASSPOLYi_SHIFT) 2318c2ecf20Sopenharmony_ci#define ASRMCRi_BYPASSPOLYi (1 << ASRMCRi_BYPASSPOLYi_SHIFT) 2328c2ecf20Sopenharmony_ci#define ASRMCRi_OUTFIFO_THRESHOLD_WIDTH 6 2338c2ecf20Sopenharmony_ci#define ASRMCRi_OUTFIFO_THRESHOLD_SHIFT 12 2348c2ecf20Sopenharmony_ci#define ASRMCRi_OUTFIFO_THRESHOLD_MASK (((1 << ASRMCRi_OUTFIFO_THRESHOLD_WIDTH) - 1) << ASRMCRi_OUTFIFO_THRESHOLD_SHIFT) 2358c2ecf20Sopenharmony_ci#define ASRMCRi_OUTFIFO_THRESHOLD(v) (((v) << ASRMCRi_OUTFIFO_THRESHOLD_SHIFT) & ASRMCRi_OUTFIFO_THRESHOLD_MASK) 2368c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNIFi_SHIFT 11 2378c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNIFi_MASK (1 << ASRMCRi_RSYNIFi_SHIFT) 2388c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNIFi (1 << ASRMCRi_RSYNIFi_SHIFT) 2398c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNOFi_SHIFT 10 2408c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNOFi_MASK (1 << ASRMCRi_RSYNOFi_SHIFT) 2418c2ecf20Sopenharmony_ci#define ASRMCRi_RSYNOFi (1 << ASRMCRi_RSYNOFi_SHIFT) 2428c2ecf20Sopenharmony_ci#define ASRMCRi_INFIFO_THRESHOLD_WIDTH 6 2438c2ecf20Sopenharmony_ci#define ASRMCRi_INFIFO_THRESHOLD_SHIFT 0 2448c2ecf20Sopenharmony_ci#define ASRMCRi_INFIFO_THRESHOLD_MASK (((1 << ASRMCRi_INFIFO_THRESHOLD_WIDTH) - 1) << ASRMCRi_INFIFO_THRESHOLD_SHIFT) 2458c2ecf20Sopenharmony_ci#define ASRMCRi_INFIFO_THRESHOLD(v) (((v) << ASRMCRi_INFIFO_THRESHOLD_SHIFT) & ASRMCRi_INFIFO_THRESHOLD_MASK) 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci/* 2488c2ecf20Sopenharmony_ci * REG23 0xA4 REG_ASRFSTA 2498c2ecf20Sopenharmony_ci * REG25 0xAC REG_ASRFSTB 2508c2ecf20Sopenharmony_ci * REG27 0xB4 REG_ASRFSTC 2518c2ecf20Sopenharmony_ci */ 2528c2ecf20Sopenharmony_ci#define ASRFSTi_OAFi_SHIFT 23 2538c2ecf20Sopenharmony_ci#define ASRFSTi_OAFi_MASK (1 << ASRFSTi_OAFi_SHIFT) 2548c2ecf20Sopenharmony_ci#define ASRFSTi_OAFi (1 << ASRFSTi_OAFi_SHIFT) 2558c2ecf20Sopenharmony_ci#define ASRFSTi_OUTPUT_FIFO_WIDTH 7 2568c2ecf20Sopenharmony_ci#define ASRFSTi_OUTPUT_FIFO_SHIFT 12 2578c2ecf20Sopenharmony_ci#define ASRFSTi_OUTPUT_FIFO_MASK (((1 << ASRFSTi_OUTPUT_FIFO_WIDTH) - 1) << ASRFSTi_OUTPUT_FIFO_SHIFT) 2588c2ecf20Sopenharmony_ci#define ASRFSTi_IAEi_SHIFT 11 2598c2ecf20Sopenharmony_ci#define ASRFSTi_IAEi_MASK (1 << ASRFSTi_IAEi_SHIFT) 2608c2ecf20Sopenharmony_ci#define ASRFSTi_IAEi (1 << ASRFSTi_IAEi_SHIFT) 2618c2ecf20Sopenharmony_ci#define ASRFSTi_INPUT_FIFO_WIDTH 7 2628c2ecf20Sopenharmony_ci#define ASRFSTi_INPUT_FIFO_SHIFT 0 2638c2ecf20Sopenharmony_ci#define ASRFSTi_INPUT_FIFO_MASK ((1 << ASRFSTi_INPUT_FIFO_WIDTH) - 1) 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci/* REG28 0xC0 & 0xC4 & 0xC8 REG_ASRMCR1i */ 2668c2ecf20Sopenharmony_ci#define ASRMCR1i_IWD_WIDTH 3 2678c2ecf20Sopenharmony_ci#define ASRMCR1i_IWD_SHIFT 9 2688c2ecf20Sopenharmony_ci#define ASRMCR1i_IWD_MASK (((1 << ASRMCR1i_IWD_WIDTH) - 1) << ASRMCR1i_IWD_SHIFT) 2698c2ecf20Sopenharmony_ci#define ASRMCR1i_IWD(v) ((v) << ASRMCR1i_IWD_SHIFT) 2708c2ecf20Sopenharmony_ci#define ASRMCR1i_IMSB_SHIFT 8 2718c2ecf20Sopenharmony_ci#define ASRMCR1i_IMSB_MASK (1 << ASRMCR1i_IMSB_SHIFT) 2728c2ecf20Sopenharmony_ci#define ASRMCR1i_IMSB_MSB (1 << ASRMCR1i_IMSB_SHIFT) 2738c2ecf20Sopenharmony_ci#define ASRMCR1i_IMSB_LSB (0 << ASRMCR1i_IMSB_SHIFT) 2748c2ecf20Sopenharmony_ci#define ASRMCR1i_OMSB_SHIFT 2 2758c2ecf20Sopenharmony_ci#define ASRMCR1i_OMSB_MASK (1 << ASRMCR1i_OMSB_SHIFT) 2768c2ecf20Sopenharmony_ci#define ASRMCR1i_OMSB_MSB (1 << ASRMCR1i_OMSB_SHIFT) 2778c2ecf20Sopenharmony_ci#define ASRMCR1i_OMSB_LSB (0 << ASRMCR1i_OMSB_SHIFT) 2788c2ecf20Sopenharmony_ci#define ASRMCR1i_OSGN_SHIFT 1 2798c2ecf20Sopenharmony_ci#define ASRMCR1i_OSGN_MASK (1 << ASRMCR1i_OSGN_SHIFT) 2808c2ecf20Sopenharmony_ci#define ASRMCR1i_OSGN (1 << ASRMCR1i_OSGN_SHIFT) 2818c2ecf20Sopenharmony_ci#define ASRMCR1i_OW16_SHIFT 0 2828c2ecf20Sopenharmony_ci#define ASRMCR1i_OW16_MASK (1 << ASRMCR1i_OW16_SHIFT) 2838c2ecf20Sopenharmony_ci#define ASRMCR1i_OW16(v) ((v) << ASRMCR1i_OW16_SHIFT) 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci#define ASRC_PAIR_MAX_NUM (ASRC_PAIR_C + 1) 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_cienum asrc_inclk { 2888c2ecf20Sopenharmony_ci INCLK_NONE = 0x03, 2898c2ecf20Sopenharmony_ci INCLK_ESAI_RX = 0x00, 2908c2ecf20Sopenharmony_ci INCLK_SSI1_RX = 0x01, 2918c2ecf20Sopenharmony_ci INCLK_SSI2_RX = 0x02, 2928c2ecf20Sopenharmony_ci INCLK_SSI3_RX = 0x07, 2938c2ecf20Sopenharmony_ci INCLK_SPDIF_RX = 0x04, 2948c2ecf20Sopenharmony_ci INCLK_MLB_CLK = 0x05, 2958c2ecf20Sopenharmony_ci INCLK_PAD = 0x06, 2968c2ecf20Sopenharmony_ci INCLK_ESAI_TX = 0x08, 2978c2ecf20Sopenharmony_ci INCLK_SSI1_TX = 0x09, 2988c2ecf20Sopenharmony_ci INCLK_SSI2_TX = 0x0a, 2998c2ecf20Sopenharmony_ci INCLK_SSI3_TX = 0x0b, 3008c2ecf20Sopenharmony_ci INCLK_SPDIF_TX = 0x0c, 3018c2ecf20Sopenharmony_ci INCLK_ASRCK1_CLK = 0x0f, 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci /* clocks for imx8 */ 3048c2ecf20Sopenharmony_ci INCLK_AUD_PLL_DIV_CLK0 = 0x10, 3058c2ecf20Sopenharmony_ci INCLK_AUD_PLL_DIV_CLK1 = 0x11, 3068c2ecf20Sopenharmony_ci INCLK_AUD_CLK0 = 0x12, 3078c2ecf20Sopenharmony_ci INCLK_AUD_CLK1 = 0x13, 3088c2ecf20Sopenharmony_ci INCLK_ESAI0_RX_CLK = 0x14, 3098c2ecf20Sopenharmony_ci INCLK_ESAI0_TX_CLK = 0x15, 3108c2ecf20Sopenharmony_ci INCLK_SPDIF0_RX = 0x16, 3118c2ecf20Sopenharmony_ci INCLK_SPDIF1_RX = 0x17, 3128c2ecf20Sopenharmony_ci INCLK_SAI0_RX_BCLK = 0x18, 3138c2ecf20Sopenharmony_ci INCLK_SAI0_TX_BCLK = 0x19, 3148c2ecf20Sopenharmony_ci INCLK_SAI1_RX_BCLK = 0x1a, 3158c2ecf20Sopenharmony_ci INCLK_SAI1_TX_BCLK = 0x1b, 3168c2ecf20Sopenharmony_ci INCLK_SAI2_RX_BCLK = 0x1c, 3178c2ecf20Sopenharmony_ci INCLK_SAI3_RX_BCLK = 0x1d, 3188c2ecf20Sopenharmony_ci INCLK_ASRC0_MUX_CLK = 0x1e, 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci INCLK_ESAI1_RX_CLK = 0x20, 3218c2ecf20Sopenharmony_ci INCLK_ESAI1_TX_CLK = 0x21, 3228c2ecf20Sopenharmony_ci INCLK_SAI6_TX_BCLK = 0x22, 3238c2ecf20Sopenharmony_ci INCLK_HDMI_RX_SAI0_RX_BCLK = 0x24, 3248c2ecf20Sopenharmony_ci INCLK_HDMI_TX_SAI0_TX_BCLK = 0x25, 3258c2ecf20Sopenharmony_ci}; 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_cienum asrc_outclk { 3288c2ecf20Sopenharmony_ci OUTCLK_NONE = 0x03, 3298c2ecf20Sopenharmony_ci OUTCLK_ESAI_TX = 0x00, 3308c2ecf20Sopenharmony_ci OUTCLK_SSI1_TX = 0x01, 3318c2ecf20Sopenharmony_ci OUTCLK_SSI2_TX = 0x02, 3328c2ecf20Sopenharmony_ci OUTCLK_SSI3_TX = 0x07, 3338c2ecf20Sopenharmony_ci OUTCLK_SPDIF_TX = 0x04, 3348c2ecf20Sopenharmony_ci OUTCLK_MLB_CLK = 0x05, 3358c2ecf20Sopenharmony_ci OUTCLK_PAD = 0x06, 3368c2ecf20Sopenharmony_ci OUTCLK_ESAI_RX = 0x08, 3378c2ecf20Sopenharmony_ci OUTCLK_SSI1_RX = 0x09, 3388c2ecf20Sopenharmony_ci OUTCLK_SSI2_RX = 0x0a, 3398c2ecf20Sopenharmony_ci OUTCLK_SSI3_RX = 0x0b, 3408c2ecf20Sopenharmony_ci OUTCLK_SPDIF_RX = 0x0c, 3418c2ecf20Sopenharmony_ci OUTCLK_ASRCK1_CLK = 0x0f, 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci /* clocks for imx8 */ 3448c2ecf20Sopenharmony_ci OUTCLK_AUD_PLL_DIV_CLK0 = 0x10, 3458c2ecf20Sopenharmony_ci OUTCLK_AUD_PLL_DIV_CLK1 = 0x11, 3468c2ecf20Sopenharmony_ci OUTCLK_AUD_CLK0 = 0x12, 3478c2ecf20Sopenharmony_ci OUTCLK_AUD_CLK1 = 0x13, 3488c2ecf20Sopenharmony_ci OUTCLK_ESAI0_RX_CLK = 0x14, 3498c2ecf20Sopenharmony_ci OUTCLK_ESAI0_TX_CLK = 0x15, 3508c2ecf20Sopenharmony_ci OUTCLK_SPDIF0_RX = 0x16, 3518c2ecf20Sopenharmony_ci OUTCLK_SPDIF1_RX = 0x17, 3528c2ecf20Sopenharmony_ci OUTCLK_SAI0_RX_BCLK = 0x18, 3538c2ecf20Sopenharmony_ci OUTCLK_SAI0_TX_BCLK = 0x19, 3548c2ecf20Sopenharmony_ci OUTCLK_SAI1_RX_BCLK = 0x1a, 3558c2ecf20Sopenharmony_ci OUTCLK_SAI1_TX_BCLK = 0x1b, 3568c2ecf20Sopenharmony_ci OUTCLK_SAI2_RX_BCLK = 0x1c, 3578c2ecf20Sopenharmony_ci OUTCLK_SAI3_RX_BCLK = 0x1d, 3588c2ecf20Sopenharmony_ci OUTCLK_ASRCO_MUX_CLK = 0x1e, 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci OUTCLK_ESAI1_RX_CLK = 0x20, 3618c2ecf20Sopenharmony_ci OUTCLK_ESAI1_TX_CLK = 0x21, 3628c2ecf20Sopenharmony_ci OUTCLK_SAI6_TX_BCLK = 0x22, 3638c2ecf20Sopenharmony_ci OUTCLK_HDMI_RX_SAI0_RX_BCLK = 0x24, 3648c2ecf20Sopenharmony_ci OUTCLK_HDMI_TX_SAI0_TX_BCLK = 0x25, 3658c2ecf20Sopenharmony_ci}; 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci#define ASRC_CLK_MAX_NUM 16 3688c2ecf20Sopenharmony_ci#define ASRC_CLK_MAP_LEN 0x30 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_cienum asrc_word_width { 3718c2ecf20Sopenharmony_ci ASRC_WIDTH_24_BIT = 0, 3728c2ecf20Sopenharmony_ci ASRC_WIDTH_16_BIT = 1, 3738c2ecf20Sopenharmony_ci ASRC_WIDTH_8_BIT = 2, 3748c2ecf20Sopenharmony_ci}; 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_cistruct asrc_config { 3778c2ecf20Sopenharmony_ci enum asrc_pair_index pair; 3788c2ecf20Sopenharmony_ci unsigned int channel_num; 3798c2ecf20Sopenharmony_ci unsigned int buffer_num; 3808c2ecf20Sopenharmony_ci unsigned int dma_buffer_size; 3818c2ecf20Sopenharmony_ci unsigned int input_sample_rate; 3828c2ecf20Sopenharmony_ci unsigned int output_sample_rate; 3838c2ecf20Sopenharmony_ci snd_pcm_format_t input_format; 3848c2ecf20Sopenharmony_ci snd_pcm_format_t output_format; 3858c2ecf20Sopenharmony_ci enum asrc_inclk inclk; 3868c2ecf20Sopenharmony_ci enum asrc_outclk outclk; 3878c2ecf20Sopenharmony_ci}; 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_cistruct asrc_req { 3908c2ecf20Sopenharmony_ci unsigned int chn_num; 3918c2ecf20Sopenharmony_ci enum asrc_pair_index index; 3928c2ecf20Sopenharmony_ci}; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_cistruct asrc_querybuf { 3958c2ecf20Sopenharmony_ci unsigned int buffer_index; 3968c2ecf20Sopenharmony_ci unsigned int input_length; 3978c2ecf20Sopenharmony_ci unsigned int output_length; 3988c2ecf20Sopenharmony_ci unsigned long input_offset; 3998c2ecf20Sopenharmony_ci unsigned long output_offset; 4008c2ecf20Sopenharmony_ci}; 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_cistruct asrc_convert_buffer { 4038c2ecf20Sopenharmony_ci void *input_buffer_vaddr; 4048c2ecf20Sopenharmony_ci void *output_buffer_vaddr; 4058c2ecf20Sopenharmony_ci unsigned int input_buffer_length; 4068c2ecf20Sopenharmony_ci unsigned int output_buffer_length; 4078c2ecf20Sopenharmony_ci}; 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_cistruct asrc_status_flags { 4108c2ecf20Sopenharmony_ci enum asrc_pair_index index; 4118c2ecf20Sopenharmony_ci unsigned int overload_error; 4128c2ecf20Sopenharmony_ci}; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_cienum asrc_error_status { 4158c2ecf20Sopenharmony_ci ASRC_TASK_Q_OVERLOAD = 0x01, 4168c2ecf20Sopenharmony_ci ASRC_OUTPUT_TASK_OVERLOAD = 0x02, 4178c2ecf20Sopenharmony_ci ASRC_INPUT_TASK_OVERLOAD = 0x04, 4188c2ecf20Sopenharmony_ci ASRC_OUTPUT_BUFFER_OVERFLOW = 0x08, 4198c2ecf20Sopenharmony_ci ASRC_INPUT_BUFFER_UNDERRUN = 0x10, 4208c2ecf20Sopenharmony_ci}; 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_cistruct dma_block { 4238c2ecf20Sopenharmony_ci dma_addr_t dma_paddr; 4248c2ecf20Sopenharmony_ci void *dma_vaddr; 4258c2ecf20Sopenharmony_ci unsigned int length; 4268c2ecf20Sopenharmony_ci}; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci/** 4298c2ecf20Sopenharmony_ci * fsl_asrc_soc_data: soc specific data 4308c2ecf20Sopenharmony_ci * 4318c2ecf20Sopenharmony_ci * @use_edma: using edma as dma device or not 4328c2ecf20Sopenharmony_ci * @channel_bits: width of ASRCNCR register for each pair 4338c2ecf20Sopenharmony_ci */ 4348c2ecf20Sopenharmony_cistruct fsl_asrc_soc_data { 4358c2ecf20Sopenharmony_ci bool use_edma; 4368c2ecf20Sopenharmony_ci unsigned int channel_bits; 4378c2ecf20Sopenharmony_ci}; 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci/** 4408c2ecf20Sopenharmony_ci * fsl_asrc_pair_priv: ASRC Pair private data 4418c2ecf20Sopenharmony_ci * 4428c2ecf20Sopenharmony_ci * @config: configuration profile 4438c2ecf20Sopenharmony_ci */ 4448c2ecf20Sopenharmony_cistruct fsl_asrc_pair_priv { 4458c2ecf20Sopenharmony_ci struct asrc_config *config; 4468c2ecf20Sopenharmony_ci}; 4478c2ecf20Sopenharmony_ci 4488c2ecf20Sopenharmony_ci/** 4498c2ecf20Sopenharmony_ci * fsl_asrc_priv: ASRC private data 4508c2ecf20Sopenharmony_ci * 4518c2ecf20Sopenharmony_ci * @asrck_clk: clock sources to driver ASRC internal logic 4528c2ecf20Sopenharmony_ci * @soc: soc specific data 4538c2ecf20Sopenharmony_ci * @clk_map: clock map for input/output clock 4548c2ecf20Sopenharmony_ci * @regcache_cfg: store register value of REG_ASRCFG 4558c2ecf20Sopenharmony_ci */ 4568c2ecf20Sopenharmony_cistruct fsl_asrc_priv { 4578c2ecf20Sopenharmony_ci struct clk *asrck_clk[ASRC_CLK_MAX_NUM]; 4588c2ecf20Sopenharmony_ci const struct fsl_asrc_soc_data *soc; 4598c2ecf20Sopenharmony_ci unsigned char *clk_map[2]; 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_ci u32 regcache_cfg; 4628c2ecf20Sopenharmony_ci}; 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_ci#endif /* _FSL_ASRC_H */ 465