18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * ALSA SoC Synopsys I2S Audio Layer
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * sound/soc/dwc/designware_i2s.c
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Copyright (C) 2010 ST Microelectronics
78c2ecf20Sopenharmony_ci * Rajeev Kumar <rajeevkumar.linux@gmail.com>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
108c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without any
118c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied.
128c2ecf20Sopenharmony_ci */
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci#include <linux/clk.h>
158c2ecf20Sopenharmony_ci#include <linux/device.h>
168c2ecf20Sopenharmony_ci#include <linux/init.h>
178c2ecf20Sopenharmony_ci#include <linux/io.h>
188c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
198c2ecf20Sopenharmony_ci#include <linux/module.h>
208c2ecf20Sopenharmony_ci#include <linux/slab.h>
218c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
228c2ecf20Sopenharmony_ci#include <sound/designware_i2s.h>
238c2ecf20Sopenharmony_ci#include <sound/pcm.h>
248c2ecf20Sopenharmony_ci#include <sound/pcm_params.h>
258c2ecf20Sopenharmony_ci#include <sound/soc.h>
268c2ecf20Sopenharmony_ci#include <sound/dmaengine_pcm.h>
278c2ecf20Sopenharmony_ci#include "local.h"
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_cistatic inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
308c2ecf20Sopenharmony_ci{
318c2ecf20Sopenharmony_ci	writel(val, io_base + reg);
328c2ecf20Sopenharmony_ci}
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_cistatic inline u32 i2s_read_reg(void __iomem *io_base, int reg)
358c2ecf20Sopenharmony_ci{
368c2ecf20Sopenharmony_ci	return readl(io_base + reg);
378c2ecf20Sopenharmony_ci}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_cistatic inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
408c2ecf20Sopenharmony_ci{
418c2ecf20Sopenharmony_ci	u32 i = 0;
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
448c2ecf20Sopenharmony_ci		for (i = 0; i < 4; i++)
458c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, TER(i), 0);
468c2ecf20Sopenharmony_ci	} else {
478c2ecf20Sopenharmony_ci		for (i = 0; i < 4; i++)
488c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, RER(i), 0);
498c2ecf20Sopenharmony_ci	}
508c2ecf20Sopenharmony_ci}
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistatic inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
538c2ecf20Sopenharmony_ci{
548c2ecf20Sopenharmony_ci	u32 i = 0;
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
578c2ecf20Sopenharmony_ci		for (i = 0; i < 4; i++)
588c2ecf20Sopenharmony_ci			i2s_read_reg(dev->i2s_base, TOR(i));
598c2ecf20Sopenharmony_ci	} else {
608c2ecf20Sopenharmony_ci		for (i = 0; i < 4; i++)
618c2ecf20Sopenharmony_ci			i2s_read_reg(dev->i2s_base, ROR(i));
628c2ecf20Sopenharmony_ci	}
638c2ecf20Sopenharmony_ci}
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_cistatic inline void i2s_disable_irqs(struct dw_i2s_dev *dev, u32 stream,
668c2ecf20Sopenharmony_ci				    int chan_nr)
678c2ecf20Sopenharmony_ci{
688c2ecf20Sopenharmony_ci	u32 i, irq;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
718c2ecf20Sopenharmony_ci		for (i = 0; i < (chan_nr / 2); i++) {
728c2ecf20Sopenharmony_ci			irq = i2s_read_reg(dev->i2s_base, IMR(i));
738c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
748c2ecf20Sopenharmony_ci		}
758c2ecf20Sopenharmony_ci	} else {
768c2ecf20Sopenharmony_ci		for (i = 0; i < (chan_nr / 2); i++) {
778c2ecf20Sopenharmony_ci			irq = i2s_read_reg(dev->i2s_base, IMR(i));
788c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
798c2ecf20Sopenharmony_ci		}
808c2ecf20Sopenharmony_ci	}
818c2ecf20Sopenharmony_ci}
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_cistatic inline void i2s_enable_irqs(struct dw_i2s_dev *dev, u32 stream,
848c2ecf20Sopenharmony_ci				   int chan_nr)
858c2ecf20Sopenharmony_ci{
868c2ecf20Sopenharmony_ci	u32 i, irq;
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
898c2ecf20Sopenharmony_ci		for (i = 0; i < (chan_nr / 2); i++) {
908c2ecf20Sopenharmony_ci			irq = i2s_read_reg(dev->i2s_base, IMR(i));
918c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
928c2ecf20Sopenharmony_ci		}
938c2ecf20Sopenharmony_ci	} else {
948c2ecf20Sopenharmony_ci		for (i = 0; i < (chan_nr / 2); i++) {
958c2ecf20Sopenharmony_ci			irq = i2s_read_reg(dev->i2s_base, IMR(i));
968c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
978c2ecf20Sopenharmony_ci		}
988c2ecf20Sopenharmony_ci	}
998c2ecf20Sopenharmony_ci}
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_cistatic irqreturn_t i2s_irq_handler(int irq, void *dev_id)
1028c2ecf20Sopenharmony_ci{
1038c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = dev_id;
1048c2ecf20Sopenharmony_ci	bool irq_valid = false;
1058c2ecf20Sopenharmony_ci	u32 isr[4];
1068c2ecf20Sopenharmony_ci	int i;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	for (i = 0; i < 4; i++)
1098c2ecf20Sopenharmony_ci		isr[i] = i2s_read_reg(dev->i2s_base, ISR(i));
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_PLAYBACK);
1128c2ecf20Sopenharmony_ci	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_CAPTURE);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	for (i = 0; i < 4; i++) {
1158c2ecf20Sopenharmony_ci		/*
1168c2ecf20Sopenharmony_ci		 * Check if TX fifo is empty. If empty fill FIFO with samples
1178c2ecf20Sopenharmony_ci		 * NOTE: Only two channels supported
1188c2ecf20Sopenharmony_ci		 */
1198c2ecf20Sopenharmony_ci		if ((isr[i] & ISR_TXFE) && (i == 0) && dev->use_pio) {
1208c2ecf20Sopenharmony_ci			dw_pcm_push_tx(dev);
1218c2ecf20Sopenharmony_ci			irq_valid = true;
1228c2ecf20Sopenharmony_ci		}
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci		/*
1258c2ecf20Sopenharmony_ci		 * Data available. Retrieve samples from FIFO
1268c2ecf20Sopenharmony_ci		 * NOTE: Only two channels supported
1278c2ecf20Sopenharmony_ci		 */
1288c2ecf20Sopenharmony_ci		if ((isr[i] & ISR_RXDA) && (i == 0) && dev->use_pio) {
1298c2ecf20Sopenharmony_ci			dw_pcm_pop_rx(dev);
1308c2ecf20Sopenharmony_ci			irq_valid = true;
1318c2ecf20Sopenharmony_ci		}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci		/* Error Handling: TX */
1348c2ecf20Sopenharmony_ci		if (isr[i] & ISR_TXFO) {
1358c2ecf20Sopenharmony_ci			dev_err_ratelimited(dev->dev, "TX overrun (ch_id=%d)\n", i);
1368c2ecf20Sopenharmony_ci			irq_valid = true;
1378c2ecf20Sopenharmony_ci		}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci		/* Error Handling: TX */
1408c2ecf20Sopenharmony_ci		if (isr[i] & ISR_RXFO) {
1418c2ecf20Sopenharmony_ci			dev_err_ratelimited(dev->dev, "RX overrun (ch_id=%d)\n", i);
1428c2ecf20Sopenharmony_ci			irq_valid = true;
1438c2ecf20Sopenharmony_ci		}
1448c2ecf20Sopenharmony_ci	}
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	if (irq_valid)
1478c2ecf20Sopenharmony_ci		return IRQ_HANDLED;
1488c2ecf20Sopenharmony_ci	else
1498c2ecf20Sopenharmony_ci		return IRQ_NONE;
1508c2ecf20Sopenharmony_ci}
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_cistatic void i2s_start(struct dw_i2s_dev *dev,
1538c2ecf20Sopenharmony_ci		      struct snd_pcm_substream *substream)
1548c2ecf20Sopenharmony_ci{
1558c2ecf20Sopenharmony_ci	struct i2s_clk_config_data *config = &dev->config;
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	i2s_write_reg(dev->i2s_base, IER, 1);
1588c2ecf20Sopenharmony_ci	i2s_enable_irqs(dev, substream->stream, config->chan_nr);
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1618c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, ITER, 1);
1628c2ecf20Sopenharmony_ci	else
1638c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, IRER, 1);
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	i2s_write_reg(dev->i2s_base, CER, 1);
1668c2ecf20Sopenharmony_ci}
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic void i2s_stop(struct dw_i2s_dev *dev,
1698c2ecf20Sopenharmony_ci		struct snd_pcm_substream *substream)
1708c2ecf20Sopenharmony_ci{
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci	i2s_clear_irqs(dev, substream->stream);
1738c2ecf20Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1748c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, ITER, 0);
1758c2ecf20Sopenharmony_ci	else
1768c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, IRER, 0);
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	i2s_disable_irqs(dev, substream->stream, 8);
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci	if (!dev->active) {
1818c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, CER, 0);
1828c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, IER, 0);
1838c2ecf20Sopenharmony_ci	}
1848c2ecf20Sopenharmony_ci}
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_cistatic void dw_i2s_config(struct dw_i2s_dev *dev, int stream)
1878c2ecf20Sopenharmony_ci{
1888c2ecf20Sopenharmony_ci	u32 ch_reg;
1898c2ecf20Sopenharmony_ci	struct i2s_clk_config_data *config = &dev->config;
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_ci	i2s_disable_channels(dev, stream);
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
1958c2ecf20Sopenharmony_ci		if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1968c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, TCR(ch_reg),
1978c2ecf20Sopenharmony_ci				      dev->xfer_resolution);
1988c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, TFCR(ch_reg),
1998c2ecf20Sopenharmony_ci				      dev->fifo_th - 1);
2008c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
2018c2ecf20Sopenharmony_ci		} else {
2028c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, RCR(ch_reg),
2038c2ecf20Sopenharmony_ci				      dev->xfer_resolution);
2048c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, RFCR(ch_reg),
2058c2ecf20Sopenharmony_ci				      dev->fifo_th - 1);
2068c2ecf20Sopenharmony_ci			i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
2078c2ecf20Sopenharmony_ci		}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	}
2108c2ecf20Sopenharmony_ci}
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_cistatic int dw_i2s_hw_params(struct snd_pcm_substream *substream,
2138c2ecf20Sopenharmony_ci		struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2148c2ecf20Sopenharmony_ci{
2158c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
2168c2ecf20Sopenharmony_ci	struct i2s_clk_config_data *config = &dev->config;
2178c2ecf20Sopenharmony_ci	int ret;
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	switch (params_format(params)) {
2208c2ecf20Sopenharmony_ci	case SNDRV_PCM_FORMAT_S16_LE:
2218c2ecf20Sopenharmony_ci		config->data_width = 16;
2228c2ecf20Sopenharmony_ci		dev->ccr = 0x00;
2238c2ecf20Sopenharmony_ci		dev->xfer_resolution = 0x02;
2248c2ecf20Sopenharmony_ci		break;
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	case SNDRV_PCM_FORMAT_S24_LE:
2278c2ecf20Sopenharmony_ci		config->data_width = 24;
2288c2ecf20Sopenharmony_ci		dev->ccr = 0x08;
2298c2ecf20Sopenharmony_ci		dev->xfer_resolution = 0x04;
2308c2ecf20Sopenharmony_ci		break;
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	case SNDRV_PCM_FORMAT_S32_LE:
2338c2ecf20Sopenharmony_ci		config->data_width = 32;
2348c2ecf20Sopenharmony_ci		dev->ccr = 0x10;
2358c2ecf20Sopenharmony_ci		dev->xfer_resolution = 0x05;
2368c2ecf20Sopenharmony_ci		break;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	default:
2398c2ecf20Sopenharmony_ci		dev_err(dev->dev, "designware-i2s: unsupported PCM fmt");
2408c2ecf20Sopenharmony_ci		return -EINVAL;
2418c2ecf20Sopenharmony_ci	}
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci	config->chan_nr = params_channels(params);
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	switch (config->chan_nr) {
2468c2ecf20Sopenharmony_ci	case EIGHT_CHANNEL_SUPPORT:
2478c2ecf20Sopenharmony_ci	case SIX_CHANNEL_SUPPORT:
2488c2ecf20Sopenharmony_ci	case FOUR_CHANNEL_SUPPORT:
2498c2ecf20Sopenharmony_ci	case TWO_CHANNEL_SUPPORT:
2508c2ecf20Sopenharmony_ci		break;
2518c2ecf20Sopenharmony_ci	default:
2528c2ecf20Sopenharmony_ci		dev_err(dev->dev, "channel not supported\n");
2538c2ecf20Sopenharmony_ci		return -EINVAL;
2548c2ecf20Sopenharmony_ci	}
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci	dw_i2s_config(dev, substream->stream);
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	i2s_write_reg(dev->i2s_base, CCR, dev->ccr);
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	config->sample_rate = params_rate(params);
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER) {
2638c2ecf20Sopenharmony_ci		if (dev->i2s_clk_cfg) {
2648c2ecf20Sopenharmony_ci			ret = dev->i2s_clk_cfg(config);
2658c2ecf20Sopenharmony_ci			if (ret < 0) {
2668c2ecf20Sopenharmony_ci				dev_err(dev->dev, "runtime audio clk config fail\n");
2678c2ecf20Sopenharmony_ci				return ret;
2688c2ecf20Sopenharmony_ci			}
2698c2ecf20Sopenharmony_ci		} else {
2708c2ecf20Sopenharmony_ci			u32 bitclk = config->sample_rate *
2718c2ecf20Sopenharmony_ci					config->data_width * 2;
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci			ret = clk_set_rate(dev->clk, bitclk);
2748c2ecf20Sopenharmony_ci			if (ret) {
2758c2ecf20Sopenharmony_ci				dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
2768c2ecf20Sopenharmony_ci					ret);
2778c2ecf20Sopenharmony_ci				return ret;
2788c2ecf20Sopenharmony_ci			}
2798c2ecf20Sopenharmony_ci		}
2808c2ecf20Sopenharmony_ci	}
2818c2ecf20Sopenharmony_ci	return 0;
2828c2ecf20Sopenharmony_ci}
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_cistatic int dw_i2s_prepare(struct snd_pcm_substream *substream,
2858c2ecf20Sopenharmony_ci			  struct snd_soc_dai *dai)
2868c2ecf20Sopenharmony_ci{
2878c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2908c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, TXFFR, 1);
2918c2ecf20Sopenharmony_ci	else
2928c2ecf20Sopenharmony_ci		i2s_write_reg(dev->i2s_base, RXFFR, 1);
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ci	return 0;
2958c2ecf20Sopenharmony_ci}
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_cistatic int dw_i2s_trigger(struct snd_pcm_substream *substream,
2988c2ecf20Sopenharmony_ci		int cmd, struct snd_soc_dai *dai)
2998c2ecf20Sopenharmony_ci{
3008c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
3018c2ecf20Sopenharmony_ci	int ret = 0;
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	switch (cmd) {
3048c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
3058c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
3068c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
3078c2ecf20Sopenharmony_ci		dev->active++;
3088c2ecf20Sopenharmony_ci		i2s_start(dev, substream);
3098c2ecf20Sopenharmony_ci		break;
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
3128c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
3138c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
3148c2ecf20Sopenharmony_ci		dev->active--;
3158c2ecf20Sopenharmony_ci		i2s_stop(dev, substream);
3168c2ecf20Sopenharmony_ci		break;
3178c2ecf20Sopenharmony_ci	default:
3188c2ecf20Sopenharmony_ci		ret = -EINVAL;
3198c2ecf20Sopenharmony_ci		break;
3208c2ecf20Sopenharmony_ci	}
3218c2ecf20Sopenharmony_ci	return ret;
3228c2ecf20Sopenharmony_ci}
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_cistatic int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
3278c2ecf20Sopenharmony_ci	int ret = 0;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3308c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFM:
3318c2ecf20Sopenharmony_ci		if (dev->capability & DW_I2S_SLAVE)
3328c2ecf20Sopenharmony_ci			ret = 0;
3338c2ecf20Sopenharmony_ci		else
3348c2ecf20Sopenharmony_ci			ret = -EINVAL;
3358c2ecf20Sopenharmony_ci		break;
3368c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
3378c2ecf20Sopenharmony_ci		if (dev->capability & DW_I2S_MASTER)
3388c2ecf20Sopenharmony_ci			ret = 0;
3398c2ecf20Sopenharmony_ci		else
3408c2ecf20Sopenharmony_ci			ret = -EINVAL;
3418c2ecf20Sopenharmony_ci		break;
3428c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFS:
3438c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFM:
3448c2ecf20Sopenharmony_ci		ret = -EINVAL;
3458c2ecf20Sopenharmony_ci		break;
3468c2ecf20Sopenharmony_ci	default:
3478c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "dwc : Invalid master/slave format\n");
3488c2ecf20Sopenharmony_ci		ret = -EINVAL;
3498c2ecf20Sopenharmony_ci		break;
3508c2ecf20Sopenharmony_ci	}
3518c2ecf20Sopenharmony_ci	return ret;
3528c2ecf20Sopenharmony_ci}
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops dw_i2s_dai_ops = {
3558c2ecf20Sopenharmony_ci	.hw_params	= dw_i2s_hw_params,
3568c2ecf20Sopenharmony_ci	.prepare	= dw_i2s_prepare,
3578c2ecf20Sopenharmony_ci	.trigger	= dw_i2s_trigger,
3588c2ecf20Sopenharmony_ci	.set_fmt	= dw_i2s_set_fmt,
3598c2ecf20Sopenharmony_ci};
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci#ifdef CONFIG_PM
3628c2ecf20Sopenharmony_cistatic int dw_i2s_runtime_suspend(struct device *dev)
3638c2ecf20Sopenharmony_ci{
3648c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	if (dw_dev->capability & DW_I2S_MASTER)
3678c2ecf20Sopenharmony_ci		clk_disable(dw_dev->clk);
3688c2ecf20Sopenharmony_ci	return 0;
3698c2ecf20Sopenharmony_ci}
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_cistatic int dw_i2s_runtime_resume(struct device *dev)
3728c2ecf20Sopenharmony_ci{
3738c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
3748c2ecf20Sopenharmony_ci	int ret;
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	if (dw_dev->capability & DW_I2S_MASTER) {
3778c2ecf20Sopenharmony_ci		ret = clk_enable(dw_dev->clk);
3788c2ecf20Sopenharmony_ci		if (ret)
3798c2ecf20Sopenharmony_ci			return ret;
3808c2ecf20Sopenharmony_ci	}
3818c2ecf20Sopenharmony_ci	return 0;
3828c2ecf20Sopenharmony_ci}
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_cistatic int dw_i2s_suspend(struct snd_soc_component *component)
3858c2ecf20Sopenharmony_ci{
3868c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER)
3898c2ecf20Sopenharmony_ci		clk_disable(dev->clk);
3908c2ecf20Sopenharmony_ci	return 0;
3918c2ecf20Sopenharmony_ci}
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_cistatic int dw_i2s_resume(struct snd_soc_component *component)
3948c2ecf20Sopenharmony_ci{
3958c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
3968c2ecf20Sopenharmony_ci	struct snd_soc_dai *dai;
3978c2ecf20Sopenharmony_ci	int stream, ret;
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER) {
4008c2ecf20Sopenharmony_ci		ret = clk_enable(dev->clk);
4018c2ecf20Sopenharmony_ci		if (ret)
4028c2ecf20Sopenharmony_ci			return ret;
4038c2ecf20Sopenharmony_ci	}
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_ci	for_each_component_dais(component, dai) {
4068c2ecf20Sopenharmony_ci		for_each_pcm_streams(stream)
4078c2ecf20Sopenharmony_ci			if (snd_soc_dai_stream_active(dai, stream))
4088c2ecf20Sopenharmony_ci				dw_i2s_config(dev, stream);
4098c2ecf20Sopenharmony_ci	}
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	return 0;
4128c2ecf20Sopenharmony_ci}
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci#else
4158c2ecf20Sopenharmony_ci#define dw_i2s_suspend	NULL
4168c2ecf20Sopenharmony_ci#define dw_i2s_resume	NULL
4178c2ecf20Sopenharmony_ci#endif
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver dw_i2s_component = {
4208c2ecf20Sopenharmony_ci	.name		= "dw-i2s",
4218c2ecf20Sopenharmony_ci	.suspend	= dw_i2s_suspend,
4228c2ecf20Sopenharmony_ci	.resume		= dw_i2s_resume,
4238c2ecf20Sopenharmony_ci};
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci/*
4268c2ecf20Sopenharmony_ci * The following tables allow a direct lookup of various parameters
4278c2ecf20Sopenharmony_ci * defined in the I2S block's configuration in terms of sound system
4288c2ecf20Sopenharmony_ci * parameters.  Each table is sized to the number of entries possible
4298c2ecf20Sopenharmony_ci * according to the number of configuration bits describing an I2S
4308c2ecf20Sopenharmony_ci * block parameter.
4318c2ecf20Sopenharmony_ci */
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci/* Maximum bit resolution of a channel - not uniformly spaced */
4348c2ecf20Sopenharmony_cistatic const u32 fifo_width[COMP_MAX_WORDSIZE] = {
4358c2ecf20Sopenharmony_ci	12, 16, 20, 24, 32, 0, 0, 0
4368c2ecf20Sopenharmony_ci};
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci/* Width of (DMA) bus */
4398c2ecf20Sopenharmony_cistatic const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
4408c2ecf20Sopenharmony_ci	DMA_SLAVE_BUSWIDTH_1_BYTE,
4418c2ecf20Sopenharmony_ci	DMA_SLAVE_BUSWIDTH_2_BYTES,
4428c2ecf20Sopenharmony_ci	DMA_SLAVE_BUSWIDTH_4_BYTES,
4438c2ecf20Sopenharmony_ci	DMA_SLAVE_BUSWIDTH_UNDEFINED
4448c2ecf20Sopenharmony_ci};
4458c2ecf20Sopenharmony_ci
4468c2ecf20Sopenharmony_ci/* PCM format to support channel resolution */
4478c2ecf20Sopenharmony_cistatic const u32 formats[COMP_MAX_WORDSIZE] = {
4488c2ecf20Sopenharmony_ci	SNDRV_PCM_FMTBIT_S16_LE,
4498c2ecf20Sopenharmony_ci	SNDRV_PCM_FMTBIT_S16_LE,
4508c2ecf20Sopenharmony_ci	SNDRV_PCM_FMTBIT_S24_LE,
4518c2ecf20Sopenharmony_ci	SNDRV_PCM_FMTBIT_S24_LE,
4528c2ecf20Sopenharmony_ci	SNDRV_PCM_FMTBIT_S32_LE,
4538c2ecf20Sopenharmony_ci	0,
4548c2ecf20Sopenharmony_ci	0,
4558c2ecf20Sopenharmony_ci	0
4568c2ecf20Sopenharmony_ci};
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_cistatic int dw_configure_dai(struct dw_i2s_dev *dev,
4598c2ecf20Sopenharmony_ci				   struct snd_soc_dai_driver *dw_i2s_dai,
4608c2ecf20Sopenharmony_ci				   unsigned int rates)
4618c2ecf20Sopenharmony_ci{
4628c2ecf20Sopenharmony_ci	/*
4638c2ecf20Sopenharmony_ci	 * Read component parameter registers to extract
4648c2ecf20Sopenharmony_ci	 * the I2S block's configuration.
4658c2ecf20Sopenharmony_ci	 */
4668c2ecf20Sopenharmony_ci	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
4678c2ecf20Sopenharmony_ci	u32 comp2 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp2);
4688c2ecf20Sopenharmony_ci	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
4698c2ecf20Sopenharmony_ci	u32 idx;
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci	if (dev->capability & DWC_I2S_RECORD &&
4728c2ecf20Sopenharmony_ci			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
4738c2ecf20Sopenharmony_ci		comp1 = comp1 & ~BIT(5);
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_ci	if (dev->capability & DWC_I2S_PLAY &&
4768c2ecf20Sopenharmony_ci			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
4778c2ecf20Sopenharmony_ci		comp1 = comp1 & ~BIT(6);
4788c2ecf20Sopenharmony_ci
4798c2ecf20Sopenharmony_ci	if (COMP1_TX_ENABLED(comp1)) {
4808c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, " designware: play supported\n");
4818c2ecf20Sopenharmony_ci		idx = COMP1_TX_WORDSIZE_0(comp1);
4828c2ecf20Sopenharmony_ci		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
4838c2ecf20Sopenharmony_ci			return -EINVAL;
4848c2ecf20Sopenharmony_ci		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
4858c2ecf20Sopenharmony_ci			idx = 1;
4868c2ecf20Sopenharmony_ci		dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
4878c2ecf20Sopenharmony_ci		dw_i2s_dai->playback.channels_max =
4888c2ecf20Sopenharmony_ci				1 << (COMP1_TX_CHANNELS(comp1) + 1);
4898c2ecf20Sopenharmony_ci		dw_i2s_dai->playback.formats = formats[idx];
4908c2ecf20Sopenharmony_ci		dw_i2s_dai->playback.rates = rates;
4918c2ecf20Sopenharmony_ci	}
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci	if (COMP1_RX_ENABLED(comp1)) {
4948c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "designware: record supported\n");
4958c2ecf20Sopenharmony_ci		idx = COMP2_RX_WORDSIZE_0(comp2);
4968c2ecf20Sopenharmony_ci		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
4978c2ecf20Sopenharmony_ci			return -EINVAL;
4988c2ecf20Sopenharmony_ci		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
4998c2ecf20Sopenharmony_ci			idx = 1;
5008c2ecf20Sopenharmony_ci		dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
5018c2ecf20Sopenharmony_ci		dw_i2s_dai->capture.channels_max =
5028c2ecf20Sopenharmony_ci				1 << (COMP1_RX_CHANNELS(comp1) + 1);
5038c2ecf20Sopenharmony_ci		dw_i2s_dai->capture.formats = formats[idx];
5048c2ecf20Sopenharmony_ci		dw_i2s_dai->capture.rates = rates;
5058c2ecf20Sopenharmony_ci	}
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci	if (COMP1_MODE_EN(comp1)) {
5088c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "designware: i2s master mode supported\n");
5098c2ecf20Sopenharmony_ci		dev->capability |= DW_I2S_MASTER;
5108c2ecf20Sopenharmony_ci	} else {
5118c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
5128c2ecf20Sopenharmony_ci		dev->capability |= DW_I2S_SLAVE;
5138c2ecf20Sopenharmony_ci	}
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci	dev->fifo_th = fifo_depth / 2;
5168c2ecf20Sopenharmony_ci	return 0;
5178c2ecf20Sopenharmony_ci}
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_cistatic int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
5208c2ecf20Sopenharmony_ci				   struct snd_soc_dai_driver *dw_i2s_dai,
5218c2ecf20Sopenharmony_ci				   struct resource *res,
5228c2ecf20Sopenharmony_ci				   const struct i2s_platform_data *pdata)
5238c2ecf20Sopenharmony_ci{
5248c2ecf20Sopenharmony_ci	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
5258c2ecf20Sopenharmony_ci	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
5268c2ecf20Sopenharmony_ci	int ret;
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
5298c2ecf20Sopenharmony_ci		return -EINVAL;
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
5328c2ecf20Sopenharmony_ci	if (ret < 0)
5338c2ecf20Sopenharmony_ci		return ret;
5348c2ecf20Sopenharmony_ci
5358c2ecf20Sopenharmony_ci	if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
5368c2ecf20Sopenharmony_ci		idx = 1;
5378c2ecf20Sopenharmony_ci	/* Set DMA slaves info */
5388c2ecf20Sopenharmony_ci	dev->play_dma_data.pd.data = pdata->play_dma_data;
5398c2ecf20Sopenharmony_ci	dev->capture_dma_data.pd.data = pdata->capture_dma_data;
5408c2ecf20Sopenharmony_ci	dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
5418c2ecf20Sopenharmony_ci	dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
5428c2ecf20Sopenharmony_ci	dev->play_dma_data.pd.max_burst = 16;
5438c2ecf20Sopenharmony_ci	dev->capture_dma_data.pd.max_burst = 16;
5448c2ecf20Sopenharmony_ci	dev->play_dma_data.pd.addr_width = bus_widths[idx];
5458c2ecf20Sopenharmony_ci	dev->capture_dma_data.pd.addr_width = bus_widths[idx];
5468c2ecf20Sopenharmony_ci	dev->play_dma_data.pd.filter = pdata->filter;
5478c2ecf20Sopenharmony_ci	dev->capture_dma_data.pd.filter = pdata->filter;
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	return 0;
5508c2ecf20Sopenharmony_ci}
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_cistatic int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
5538c2ecf20Sopenharmony_ci				   struct snd_soc_dai_driver *dw_i2s_dai,
5548c2ecf20Sopenharmony_ci				   struct resource *res)
5558c2ecf20Sopenharmony_ci{
5568c2ecf20Sopenharmony_ci	u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
5578c2ecf20Sopenharmony_ci	u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
5588c2ecf20Sopenharmony_ci	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
5598c2ecf20Sopenharmony_ci	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
5608c2ecf20Sopenharmony_ci	u32 idx2;
5618c2ecf20Sopenharmony_ci	int ret;
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
5648c2ecf20Sopenharmony_ci		return -EINVAL;
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
5678c2ecf20Sopenharmony_ci	if (ret < 0)
5688c2ecf20Sopenharmony_ci		return ret;
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_ci	if (COMP1_TX_ENABLED(comp1)) {
5718c2ecf20Sopenharmony_ci		idx2 = COMP1_TX_WORDSIZE_0(comp1);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci		dev->capability |= DWC_I2S_PLAY;
5748c2ecf20Sopenharmony_ci		dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
5758c2ecf20Sopenharmony_ci		dev->play_dma_data.dt.addr_width = bus_widths[idx];
5768c2ecf20Sopenharmony_ci		dev->play_dma_data.dt.fifo_size = fifo_depth *
5778c2ecf20Sopenharmony_ci			(fifo_width[idx2]) >> 8;
5788c2ecf20Sopenharmony_ci		dev->play_dma_data.dt.maxburst = 16;
5798c2ecf20Sopenharmony_ci	}
5808c2ecf20Sopenharmony_ci	if (COMP1_RX_ENABLED(comp1)) {
5818c2ecf20Sopenharmony_ci		idx2 = COMP2_RX_WORDSIZE_0(comp2);
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci		dev->capability |= DWC_I2S_RECORD;
5848c2ecf20Sopenharmony_ci		dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
5858c2ecf20Sopenharmony_ci		dev->capture_dma_data.dt.addr_width = bus_widths[idx];
5868c2ecf20Sopenharmony_ci		dev->capture_dma_data.dt.fifo_size = fifo_depth *
5878c2ecf20Sopenharmony_ci			(fifo_width[idx2] >> 8);
5888c2ecf20Sopenharmony_ci		dev->capture_dma_data.dt.maxburst = 16;
5898c2ecf20Sopenharmony_ci	}
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	return 0;
5928c2ecf20Sopenharmony_ci
5938c2ecf20Sopenharmony_ci}
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_cistatic int dw_i2s_dai_probe(struct snd_soc_dai *dai)
5968c2ecf20Sopenharmony_ci{
5978c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci	snd_soc_dai_init_dma_data(dai, &dev->play_dma_data, &dev->capture_dma_data);
6008c2ecf20Sopenharmony_ci	return 0;
6018c2ecf20Sopenharmony_ci}
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_cistatic int dw_i2s_probe(struct platform_device *pdev)
6048c2ecf20Sopenharmony_ci{
6058c2ecf20Sopenharmony_ci	const struct i2s_platform_data *pdata = pdev->dev.platform_data;
6068c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev;
6078c2ecf20Sopenharmony_ci	struct resource *res;
6088c2ecf20Sopenharmony_ci	int ret, irq;
6098c2ecf20Sopenharmony_ci	struct snd_soc_dai_driver *dw_i2s_dai;
6108c2ecf20Sopenharmony_ci	const char *clk_id;
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
6138c2ecf20Sopenharmony_ci	if (!dev)
6148c2ecf20Sopenharmony_ci		return -ENOMEM;
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_ci	dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
6178c2ecf20Sopenharmony_ci	if (!dw_i2s_dai)
6188c2ecf20Sopenharmony_ci		return -ENOMEM;
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	dw_i2s_dai->ops = &dw_i2s_dai_ops;
6218c2ecf20Sopenharmony_ci	dw_i2s_dai->probe = dw_i2s_dai_probe;
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6248c2ecf20Sopenharmony_ci	dev->i2s_base = devm_ioremap_resource(&pdev->dev, res);
6258c2ecf20Sopenharmony_ci	if (IS_ERR(dev->i2s_base))
6268c2ecf20Sopenharmony_ci		return PTR_ERR(dev->i2s_base);
6278c2ecf20Sopenharmony_ci
6288c2ecf20Sopenharmony_ci	dev->dev = &pdev->dev;
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
6318c2ecf20Sopenharmony_ci	if (irq >= 0) {
6328c2ecf20Sopenharmony_ci		ret = devm_request_irq(&pdev->dev, irq, i2s_irq_handler, 0,
6338c2ecf20Sopenharmony_ci				pdev->name, dev);
6348c2ecf20Sopenharmony_ci		if (ret < 0) {
6358c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "failed to request irq\n");
6368c2ecf20Sopenharmony_ci			return ret;
6378c2ecf20Sopenharmony_ci		}
6388c2ecf20Sopenharmony_ci	}
6398c2ecf20Sopenharmony_ci
6408c2ecf20Sopenharmony_ci	dev->i2s_reg_comp1 = I2S_COMP_PARAM_1;
6418c2ecf20Sopenharmony_ci	dev->i2s_reg_comp2 = I2S_COMP_PARAM_2;
6428c2ecf20Sopenharmony_ci	if (pdata) {
6438c2ecf20Sopenharmony_ci		dev->capability = pdata->cap;
6448c2ecf20Sopenharmony_ci		clk_id = NULL;
6458c2ecf20Sopenharmony_ci		dev->quirks = pdata->quirks;
6468c2ecf20Sopenharmony_ci		if (dev->quirks & DW_I2S_QUIRK_COMP_REG_OFFSET) {
6478c2ecf20Sopenharmony_ci			dev->i2s_reg_comp1 = pdata->i2s_reg_comp1;
6488c2ecf20Sopenharmony_ci			dev->i2s_reg_comp2 = pdata->i2s_reg_comp2;
6498c2ecf20Sopenharmony_ci		}
6508c2ecf20Sopenharmony_ci		ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
6518c2ecf20Sopenharmony_ci	} else {
6528c2ecf20Sopenharmony_ci		clk_id = "i2sclk";
6538c2ecf20Sopenharmony_ci		ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
6548c2ecf20Sopenharmony_ci	}
6558c2ecf20Sopenharmony_ci	if (ret < 0)
6568c2ecf20Sopenharmony_ci		return ret;
6578c2ecf20Sopenharmony_ci
6588c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER) {
6598c2ecf20Sopenharmony_ci		if (pdata) {
6608c2ecf20Sopenharmony_ci			dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
6618c2ecf20Sopenharmony_ci			if (!dev->i2s_clk_cfg) {
6628c2ecf20Sopenharmony_ci				dev_err(&pdev->dev, "no clock configure method\n");
6638c2ecf20Sopenharmony_ci				return -ENODEV;
6648c2ecf20Sopenharmony_ci			}
6658c2ecf20Sopenharmony_ci		}
6668c2ecf20Sopenharmony_ci		dev->clk = devm_clk_get(&pdev->dev, clk_id);
6678c2ecf20Sopenharmony_ci
6688c2ecf20Sopenharmony_ci		if (IS_ERR(dev->clk))
6698c2ecf20Sopenharmony_ci			return PTR_ERR(dev->clk);
6708c2ecf20Sopenharmony_ci
6718c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(dev->clk);
6728c2ecf20Sopenharmony_ci		if (ret < 0)
6738c2ecf20Sopenharmony_ci			return ret;
6748c2ecf20Sopenharmony_ci	}
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci	dev_set_drvdata(&pdev->dev, dev);
6778c2ecf20Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
6788c2ecf20Sopenharmony_ci					 dw_i2s_dai, 1);
6798c2ecf20Sopenharmony_ci	if (ret != 0) {
6808c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "not able to register dai\n");
6818c2ecf20Sopenharmony_ci		goto err_clk_disable;
6828c2ecf20Sopenharmony_ci	}
6838c2ecf20Sopenharmony_ci
6848c2ecf20Sopenharmony_ci	if (!pdata) {
6858c2ecf20Sopenharmony_ci		if (irq >= 0) {
6868c2ecf20Sopenharmony_ci			ret = dw_pcm_register(pdev);
6878c2ecf20Sopenharmony_ci			dev->use_pio = true;
6888c2ecf20Sopenharmony_ci		} else {
6898c2ecf20Sopenharmony_ci			ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
6908c2ecf20Sopenharmony_ci					0);
6918c2ecf20Sopenharmony_ci			dev->use_pio = false;
6928c2ecf20Sopenharmony_ci		}
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ci		if (ret) {
6958c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "could not register pcm: %d\n",
6968c2ecf20Sopenharmony_ci					ret);
6978c2ecf20Sopenharmony_ci			goto err_clk_disable;
6988c2ecf20Sopenharmony_ci		}
6998c2ecf20Sopenharmony_ci	}
7008c2ecf20Sopenharmony_ci
7018c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
7028c2ecf20Sopenharmony_ci	return 0;
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_cierr_clk_disable:
7058c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER)
7068c2ecf20Sopenharmony_ci		clk_disable_unprepare(dev->clk);
7078c2ecf20Sopenharmony_ci	return ret;
7088c2ecf20Sopenharmony_ci}
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_cistatic int dw_i2s_remove(struct platform_device *pdev)
7118c2ecf20Sopenharmony_ci{
7128c2ecf20Sopenharmony_ci	struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci	if (dev->capability & DW_I2S_MASTER)
7158c2ecf20Sopenharmony_ci		clk_disable_unprepare(dev->clk);
7168c2ecf20Sopenharmony_ci
7178c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
7188c2ecf20Sopenharmony_ci	return 0;
7198c2ecf20Sopenharmony_ci}
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_ci#ifdef CONFIG_OF
7228c2ecf20Sopenharmony_cistatic const struct of_device_id dw_i2s_of_match[] = {
7238c2ecf20Sopenharmony_ci	{ .compatible = "snps,designware-i2s",	 },
7248c2ecf20Sopenharmony_ci	{},
7258c2ecf20Sopenharmony_ci};
7268c2ecf20Sopenharmony_ci
7278c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, dw_i2s_of_match);
7288c2ecf20Sopenharmony_ci#endif
7298c2ecf20Sopenharmony_ci
7308c2ecf20Sopenharmony_cistatic const struct dev_pm_ops dwc_pm_ops = {
7318c2ecf20Sopenharmony_ci	SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
7328c2ecf20Sopenharmony_ci};
7338c2ecf20Sopenharmony_ci
7348c2ecf20Sopenharmony_cistatic struct platform_driver dw_i2s_driver = {
7358c2ecf20Sopenharmony_ci	.probe		= dw_i2s_probe,
7368c2ecf20Sopenharmony_ci	.remove		= dw_i2s_remove,
7378c2ecf20Sopenharmony_ci	.driver		= {
7388c2ecf20Sopenharmony_ci		.name	= "designware-i2s",
7398c2ecf20Sopenharmony_ci		.of_match_table = of_match_ptr(dw_i2s_of_match),
7408c2ecf20Sopenharmony_ci		.pm = &dwc_pm_ops,
7418c2ecf20Sopenharmony_ci	},
7428c2ecf20Sopenharmony_ci};
7438c2ecf20Sopenharmony_ci
7448c2ecf20Sopenharmony_cimodule_platform_driver(dw_i2s_driver);
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_ciMODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
7478c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
7488c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
7498c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:designware_i2s");
750