18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * ALSA SoC I2S Audio Layer for Broadcom BCM2835 SoC
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Author:	Florian Meier <florian.meier@koalo.de>
68c2ecf20Sopenharmony_ci *		Copyright 2013
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Based on
98c2ecf20Sopenharmony_ci *	Raspberry Pi PCM I2S ALSA Driver
108c2ecf20Sopenharmony_ci *	Copyright (c) by Phil Poole 2013
118c2ecf20Sopenharmony_ci *
128c2ecf20Sopenharmony_ci *	ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
138c2ecf20Sopenharmony_ci *      Vladimir Barinov, <vbarinov@embeddedalley.com>
148c2ecf20Sopenharmony_ci *	Copyright (C) 2007 MontaVista Software, Inc., <source@mvista.com>
158c2ecf20Sopenharmony_ci *
168c2ecf20Sopenharmony_ci *	OMAP ALSA SoC DAI driver using McBSP port
178c2ecf20Sopenharmony_ci *	Copyright (C) 2008 Nokia Corporation
188c2ecf20Sopenharmony_ci *	Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
198c2ecf20Sopenharmony_ci *		 Peter Ujfalusi <peter.ujfalusi@ti.com>
208c2ecf20Sopenharmony_ci *
218c2ecf20Sopenharmony_ci *	Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
228c2ecf20Sopenharmony_ci *	Author: Timur Tabi <timur@freescale.com>
238c2ecf20Sopenharmony_ci *	Copyright 2007-2010 Freescale Semiconductor, Inc.
248c2ecf20Sopenharmony_ci */
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <linux/bitops.h>
278c2ecf20Sopenharmony_ci#include <linux/clk.h>
288c2ecf20Sopenharmony_ci#include <linux/delay.h>
298c2ecf20Sopenharmony_ci#include <linux/device.h>
308c2ecf20Sopenharmony_ci#include <linux/init.h>
318c2ecf20Sopenharmony_ci#include <linux/io.h>
328c2ecf20Sopenharmony_ci#include <linux/module.h>
338c2ecf20Sopenharmony_ci#include <linux/of_address.h>
348c2ecf20Sopenharmony_ci#include <linux/slab.h>
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci#include <sound/core.h>
378c2ecf20Sopenharmony_ci#include <sound/dmaengine_pcm.h>
388c2ecf20Sopenharmony_ci#include <sound/initval.h>
398c2ecf20Sopenharmony_ci#include <sound/pcm.h>
408c2ecf20Sopenharmony_ci#include <sound/pcm_params.h>
418c2ecf20Sopenharmony_ci#include <sound/soc.h>
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci/* I2S registers */
448c2ecf20Sopenharmony_ci#define BCM2835_I2S_CS_A_REG		0x00
458c2ecf20Sopenharmony_ci#define BCM2835_I2S_FIFO_A_REG		0x04
468c2ecf20Sopenharmony_ci#define BCM2835_I2S_MODE_A_REG		0x08
478c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXC_A_REG		0x0c
488c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXC_A_REG		0x10
498c2ecf20Sopenharmony_ci#define BCM2835_I2S_DREQ_A_REG		0x14
508c2ecf20Sopenharmony_ci#define BCM2835_I2S_INTEN_A_REG	0x18
518c2ecf20Sopenharmony_ci#define BCM2835_I2S_INTSTC_A_REG	0x1c
528c2ecf20Sopenharmony_ci#define BCM2835_I2S_GRAY_REG		0x20
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci/* I2S register settings */
558c2ecf20Sopenharmony_ci#define BCM2835_I2S_STBY		BIT(25)
568c2ecf20Sopenharmony_ci#define BCM2835_I2S_SYNC		BIT(24)
578c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXSEX		BIT(23)
588c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXF		BIT(22)
598c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXE		BIT(21)
608c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXD		BIT(20)
618c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXD		BIT(19)
628c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXR		BIT(18)
638c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXW		BIT(17)
648c2ecf20Sopenharmony_ci#define BCM2835_I2S_CS_RXERR		BIT(16)
658c2ecf20Sopenharmony_ci#define BCM2835_I2S_CS_TXERR		BIT(15)
668c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXSYNC		BIT(14)
678c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXSYNC		BIT(13)
688c2ecf20Sopenharmony_ci#define BCM2835_I2S_DMAEN		BIT(9)
698c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXTHR(v)		((v) << 7)
708c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXTHR(v)		((v) << 5)
718c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXCLR		BIT(4)
728c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXCLR		BIT(3)
738c2ecf20Sopenharmony_ci#define BCM2835_I2S_TXON		BIT(2)
748c2ecf20Sopenharmony_ci#define BCM2835_I2S_RXON		BIT(1)
758c2ecf20Sopenharmony_ci#define BCM2835_I2S_EN			(1)
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci#define BCM2835_I2S_CLKDIS		BIT(28)
788c2ecf20Sopenharmony_ci#define BCM2835_I2S_PDMN		BIT(27)
798c2ecf20Sopenharmony_ci#define BCM2835_I2S_PDME		BIT(26)
808c2ecf20Sopenharmony_ci#define BCM2835_I2S_FRXP		BIT(25)
818c2ecf20Sopenharmony_ci#define BCM2835_I2S_FTXP		BIT(24)
828c2ecf20Sopenharmony_ci#define BCM2835_I2S_CLKM		BIT(23)
838c2ecf20Sopenharmony_ci#define BCM2835_I2S_CLKI		BIT(22)
848c2ecf20Sopenharmony_ci#define BCM2835_I2S_FSM		BIT(21)
858c2ecf20Sopenharmony_ci#define BCM2835_I2S_FSI		BIT(20)
868c2ecf20Sopenharmony_ci#define BCM2835_I2S_FLEN(v)		((v) << 10)
878c2ecf20Sopenharmony_ci#define BCM2835_I2S_FSLEN(v)		(v)
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci#define BCM2835_I2S_CHWEX		BIT(15)
908c2ecf20Sopenharmony_ci#define BCM2835_I2S_CHEN		BIT(14)
918c2ecf20Sopenharmony_ci#define BCM2835_I2S_CHPOS(v)		((v) << 4)
928c2ecf20Sopenharmony_ci#define BCM2835_I2S_CHWID(v)		(v)
938c2ecf20Sopenharmony_ci#define BCM2835_I2S_CH1(v)		((v) << 16)
948c2ecf20Sopenharmony_ci#define BCM2835_I2S_CH2(v)		(v)
958c2ecf20Sopenharmony_ci#define BCM2835_I2S_CH1_POS(v)		BCM2835_I2S_CH1(BCM2835_I2S_CHPOS(v))
968c2ecf20Sopenharmony_ci#define BCM2835_I2S_CH2_POS(v)		BCM2835_I2S_CH2(BCM2835_I2S_CHPOS(v))
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci#define BCM2835_I2S_TX_PANIC(v)	((v) << 24)
998c2ecf20Sopenharmony_ci#define BCM2835_I2S_RX_PANIC(v)	((v) << 16)
1008c2ecf20Sopenharmony_ci#define BCM2835_I2S_TX(v)		((v) << 8)
1018c2ecf20Sopenharmony_ci#define BCM2835_I2S_RX(v)		(v)
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci#define BCM2835_I2S_INT_RXERR		BIT(3)
1048c2ecf20Sopenharmony_ci#define BCM2835_I2S_INT_TXERR		BIT(2)
1058c2ecf20Sopenharmony_ci#define BCM2835_I2S_INT_RXR		BIT(1)
1068c2ecf20Sopenharmony_ci#define BCM2835_I2S_INT_TXW		BIT(0)
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci/* Frame length register is 10 bit, maximum length 1024 */
1098c2ecf20Sopenharmony_ci#define BCM2835_I2S_MAX_FRAME_LENGTH	1024
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci/* General device struct */
1128c2ecf20Sopenharmony_cistruct bcm2835_i2s_dev {
1138c2ecf20Sopenharmony_ci	struct device				*dev;
1148c2ecf20Sopenharmony_ci	struct snd_dmaengine_dai_dma_data	dma_data[2];
1158c2ecf20Sopenharmony_ci	unsigned int				fmt;
1168c2ecf20Sopenharmony_ci	unsigned int				tdm_slots;
1178c2ecf20Sopenharmony_ci	unsigned int				rx_mask;
1188c2ecf20Sopenharmony_ci	unsigned int				tx_mask;
1198c2ecf20Sopenharmony_ci	unsigned int				slot_width;
1208c2ecf20Sopenharmony_ci	unsigned int				frame_length;
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	struct regmap				*i2s_regmap;
1238c2ecf20Sopenharmony_ci	struct clk				*clk;
1248c2ecf20Sopenharmony_ci	bool					clk_prepared;
1258c2ecf20Sopenharmony_ci	int					clk_rate;
1268c2ecf20Sopenharmony_ci};
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_cistatic void bcm2835_i2s_start_clock(struct bcm2835_i2s_dev *dev)
1298c2ecf20Sopenharmony_ci{
1308c2ecf20Sopenharmony_ci	unsigned int master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	if (dev->clk_prepared)
1338c2ecf20Sopenharmony_ci		return;
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	switch (master) {
1368c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
1378c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFM:
1388c2ecf20Sopenharmony_ci		clk_prepare_enable(dev->clk);
1398c2ecf20Sopenharmony_ci		dev->clk_prepared = true;
1408c2ecf20Sopenharmony_ci		break;
1418c2ecf20Sopenharmony_ci	default:
1428c2ecf20Sopenharmony_ci		break;
1438c2ecf20Sopenharmony_ci	}
1448c2ecf20Sopenharmony_ci}
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic void bcm2835_i2s_stop_clock(struct bcm2835_i2s_dev *dev)
1478c2ecf20Sopenharmony_ci{
1488c2ecf20Sopenharmony_ci	if (dev->clk_prepared)
1498c2ecf20Sopenharmony_ci		clk_disable_unprepare(dev->clk);
1508c2ecf20Sopenharmony_ci	dev->clk_prepared = false;
1518c2ecf20Sopenharmony_ci}
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_cistatic void bcm2835_i2s_clear_fifos(struct bcm2835_i2s_dev *dev,
1548c2ecf20Sopenharmony_ci				    bool tx, bool rx)
1558c2ecf20Sopenharmony_ci{
1568c2ecf20Sopenharmony_ci	int timeout = 1000;
1578c2ecf20Sopenharmony_ci	uint32_t syncval;
1588c2ecf20Sopenharmony_ci	uint32_t csreg;
1598c2ecf20Sopenharmony_ci	uint32_t i2s_active_state;
1608c2ecf20Sopenharmony_ci	bool clk_was_prepared;
1618c2ecf20Sopenharmony_ci	uint32_t off;
1628c2ecf20Sopenharmony_ci	uint32_t clr;
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	off =  tx ? BCM2835_I2S_TXON : 0;
1658c2ecf20Sopenharmony_ci	off |= rx ? BCM2835_I2S_RXON : 0;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	clr =  tx ? BCM2835_I2S_TXCLR : 0;
1688c2ecf20Sopenharmony_ci	clr |= rx ? BCM2835_I2S_RXCLR : 0;
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	/* Backup the current state */
1718c2ecf20Sopenharmony_ci	regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
1728c2ecf20Sopenharmony_ci	i2s_active_state = csreg & (BCM2835_I2S_RXON | BCM2835_I2S_TXON);
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	/* Start clock if not running */
1758c2ecf20Sopenharmony_ci	clk_was_prepared = dev->clk_prepared;
1768c2ecf20Sopenharmony_ci	if (!clk_was_prepared)
1778c2ecf20Sopenharmony_ci		bcm2835_i2s_start_clock(dev);
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci	/* Stop I2S module */
1808c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, off, 0);
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	/*
1838c2ecf20Sopenharmony_ci	 * Clear the FIFOs
1848c2ecf20Sopenharmony_ci	 * Requires at least 2 PCM clock cycles to take effect
1858c2ecf20Sopenharmony_ci	 */
1868c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, clr, clr);
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	/* Wait for 2 PCM clock cycles */
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	/*
1918c2ecf20Sopenharmony_ci	 * Toggle the SYNC flag. After 2 PCM clock cycles it can be read back
1928c2ecf20Sopenharmony_ci	 * FIXME: This does not seem to work for slave mode!
1938c2ecf20Sopenharmony_ci	 */
1948c2ecf20Sopenharmony_ci	regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &syncval);
1958c2ecf20Sopenharmony_ci	syncval &= BCM2835_I2S_SYNC;
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
1988c2ecf20Sopenharmony_ci			BCM2835_I2S_SYNC, ~syncval);
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci	/* Wait for the SYNC flag changing it's state */
2018c2ecf20Sopenharmony_ci	while (--timeout) {
2028c2ecf20Sopenharmony_ci		regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
2038c2ecf20Sopenharmony_ci		if ((csreg & BCM2835_I2S_SYNC) != syncval)
2048c2ecf20Sopenharmony_ci			break;
2058c2ecf20Sopenharmony_ci	}
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	if (!timeout)
2088c2ecf20Sopenharmony_ci		dev_err(dev->dev, "I2S SYNC error!\n");
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci	/* Stop clock if it was not running before */
2118c2ecf20Sopenharmony_ci	if (!clk_was_prepared)
2128c2ecf20Sopenharmony_ci		bcm2835_i2s_stop_clock(dev);
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	/* Restore I2S state */
2158c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
2168c2ecf20Sopenharmony_ci			BCM2835_I2S_RXON | BCM2835_I2S_TXON, i2s_active_state);
2178c2ecf20Sopenharmony_ci}
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_cistatic int bcm2835_i2s_set_dai_fmt(struct snd_soc_dai *dai,
2208c2ecf20Sopenharmony_ci				      unsigned int fmt)
2218c2ecf20Sopenharmony_ci{
2228c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
2238c2ecf20Sopenharmony_ci	dev->fmt = fmt;
2248c2ecf20Sopenharmony_ci	return 0;
2258c2ecf20Sopenharmony_ci}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic int bcm2835_i2s_set_dai_bclk_ratio(struct snd_soc_dai *dai,
2288c2ecf20Sopenharmony_ci				      unsigned int ratio)
2298c2ecf20Sopenharmony_ci{
2308c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	if (!ratio) {
2338c2ecf20Sopenharmony_ci		dev->tdm_slots = 0;
2348c2ecf20Sopenharmony_ci		return 0;
2358c2ecf20Sopenharmony_ci	}
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	if (ratio > BCM2835_I2S_MAX_FRAME_LENGTH)
2388c2ecf20Sopenharmony_ci		return -EINVAL;
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	dev->tdm_slots = 2;
2418c2ecf20Sopenharmony_ci	dev->rx_mask = 0x03;
2428c2ecf20Sopenharmony_ci	dev->tx_mask = 0x03;
2438c2ecf20Sopenharmony_ci	dev->slot_width = ratio / 2;
2448c2ecf20Sopenharmony_ci	dev->frame_length = ratio;
2458c2ecf20Sopenharmony_ci
2468c2ecf20Sopenharmony_ci	return 0;
2478c2ecf20Sopenharmony_ci}
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_cistatic int bcm2835_i2s_set_dai_tdm_slot(struct snd_soc_dai *dai,
2508c2ecf20Sopenharmony_ci	unsigned int tx_mask, unsigned int rx_mask,
2518c2ecf20Sopenharmony_ci	int slots, int width)
2528c2ecf20Sopenharmony_ci{
2538c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	if (slots) {
2568c2ecf20Sopenharmony_ci		if (slots < 0 || width < 0)
2578c2ecf20Sopenharmony_ci			return -EINVAL;
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci		/* Limit masks to available slots */
2608c2ecf20Sopenharmony_ci		rx_mask &= GENMASK(slots - 1, 0);
2618c2ecf20Sopenharmony_ci		tx_mask &= GENMASK(slots - 1, 0);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci		/*
2648c2ecf20Sopenharmony_ci		 * The driver is limited to 2-channel setups.
2658c2ecf20Sopenharmony_ci		 * Check that exactly 2 bits are set in the masks.
2668c2ecf20Sopenharmony_ci		 */
2678c2ecf20Sopenharmony_ci		if (hweight_long((unsigned long) rx_mask) != 2
2688c2ecf20Sopenharmony_ci		    || hweight_long((unsigned long) tx_mask) != 2)
2698c2ecf20Sopenharmony_ci			return -EINVAL;
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci		if (slots * width > BCM2835_I2S_MAX_FRAME_LENGTH)
2728c2ecf20Sopenharmony_ci			return -EINVAL;
2738c2ecf20Sopenharmony_ci	}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci	dev->tdm_slots = slots;
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	dev->rx_mask = rx_mask;
2788c2ecf20Sopenharmony_ci	dev->tx_mask = tx_mask;
2798c2ecf20Sopenharmony_ci	dev->slot_width = width;
2808c2ecf20Sopenharmony_ci	dev->frame_length = slots * width;
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	return 0;
2838c2ecf20Sopenharmony_ci}
2848c2ecf20Sopenharmony_ci
2858c2ecf20Sopenharmony_ci/*
2868c2ecf20Sopenharmony_ci * Convert logical slot number into physical slot number.
2878c2ecf20Sopenharmony_ci *
2888c2ecf20Sopenharmony_ci * If odd_offset is 0 sequential number is identical to logical number.
2898c2ecf20Sopenharmony_ci * This is used for DSP modes with slot numbering 0 1 2 3 ...
2908c2ecf20Sopenharmony_ci *
2918c2ecf20Sopenharmony_ci * Otherwise odd_offset defines the physical offset for odd numbered
2928c2ecf20Sopenharmony_ci * slots. This is used for I2S and left/right justified modes to
2938c2ecf20Sopenharmony_ci * translate from logical slot numbers 0 1 2 3 ... into physical slot
2948c2ecf20Sopenharmony_ci * numbers 0 2 ... 3 4 ...
2958c2ecf20Sopenharmony_ci */
2968c2ecf20Sopenharmony_cistatic int bcm2835_i2s_convert_slot(unsigned int slot, unsigned int odd_offset)
2978c2ecf20Sopenharmony_ci{
2988c2ecf20Sopenharmony_ci	if (!odd_offset)
2998c2ecf20Sopenharmony_ci		return slot;
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	if (slot & 1)
3028c2ecf20Sopenharmony_ci		return (slot >> 1) + odd_offset;
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	return slot >> 1;
3058c2ecf20Sopenharmony_ci}
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci/*
3088c2ecf20Sopenharmony_ci * Calculate channel position from mask and slot width.
3098c2ecf20Sopenharmony_ci *
3108c2ecf20Sopenharmony_ci * Mask must contain exactly 2 set bits.
3118c2ecf20Sopenharmony_ci * Lowest set bit is channel 1 position, highest set bit channel 2.
3128c2ecf20Sopenharmony_ci * The constant offset is added to both channel positions.
3138c2ecf20Sopenharmony_ci *
3148c2ecf20Sopenharmony_ci * If odd_offset is > 0 slot positions are translated to
3158c2ecf20Sopenharmony_ci * I2S-style TDM slot numbering ( 0 2 ... 3 4 ...) with odd
3168c2ecf20Sopenharmony_ci * logical slot numbers starting at physical slot odd_offset.
3178c2ecf20Sopenharmony_ci */
3188c2ecf20Sopenharmony_cistatic void bcm2835_i2s_calc_channel_pos(
3198c2ecf20Sopenharmony_ci	unsigned int *ch1_pos, unsigned int *ch2_pos,
3208c2ecf20Sopenharmony_ci	unsigned int mask, unsigned int width,
3218c2ecf20Sopenharmony_ci	unsigned int bit_offset, unsigned int odd_offset)
3228c2ecf20Sopenharmony_ci{
3238c2ecf20Sopenharmony_ci	*ch1_pos = bcm2835_i2s_convert_slot((ffs(mask) - 1), odd_offset)
3248c2ecf20Sopenharmony_ci			* width + bit_offset;
3258c2ecf20Sopenharmony_ci	*ch2_pos = bcm2835_i2s_convert_slot((fls(mask) - 1), odd_offset)
3268c2ecf20Sopenharmony_ci			* width + bit_offset;
3278c2ecf20Sopenharmony_ci}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_cistatic int bcm2835_i2s_hw_params(struct snd_pcm_substream *substream,
3308c2ecf20Sopenharmony_ci				 struct snd_pcm_hw_params *params,
3318c2ecf20Sopenharmony_ci				 struct snd_soc_dai *dai)
3328c2ecf20Sopenharmony_ci{
3338c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
3348c2ecf20Sopenharmony_ci	unsigned int data_length, data_delay, framesync_length;
3358c2ecf20Sopenharmony_ci	unsigned int slots, slot_width, odd_slot_offset;
3368c2ecf20Sopenharmony_ci	int frame_length, bclk_rate;
3378c2ecf20Sopenharmony_ci	unsigned int rx_mask, tx_mask;
3388c2ecf20Sopenharmony_ci	unsigned int rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos;
3398c2ecf20Sopenharmony_ci	unsigned int mode, format;
3408c2ecf20Sopenharmony_ci	bool bit_clock_master = false;
3418c2ecf20Sopenharmony_ci	bool frame_sync_master = false;
3428c2ecf20Sopenharmony_ci	bool frame_start_falling_edge = false;
3438c2ecf20Sopenharmony_ci	uint32_t csreg;
3448c2ecf20Sopenharmony_ci	int ret = 0;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	/*
3478c2ecf20Sopenharmony_ci	 * If a stream is already enabled,
3488c2ecf20Sopenharmony_ci	 * the registers are already set properly.
3498c2ecf20Sopenharmony_ci	 */
3508c2ecf20Sopenharmony_ci	regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
3518c2ecf20Sopenharmony_ci
3528c2ecf20Sopenharmony_ci	if (csreg & (BCM2835_I2S_TXON | BCM2835_I2S_RXON))
3538c2ecf20Sopenharmony_ci		return 0;
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	data_length = params_width(params);
3568c2ecf20Sopenharmony_ci	data_delay = 0;
3578c2ecf20Sopenharmony_ci	odd_slot_offset = 0;
3588c2ecf20Sopenharmony_ci	mode = 0;
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	if (dev->tdm_slots) {
3618c2ecf20Sopenharmony_ci		slots = dev->tdm_slots;
3628c2ecf20Sopenharmony_ci		slot_width = dev->slot_width;
3638c2ecf20Sopenharmony_ci		frame_length = dev->frame_length;
3648c2ecf20Sopenharmony_ci		rx_mask = dev->rx_mask;
3658c2ecf20Sopenharmony_ci		tx_mask = dev->tx_mask;
3668c2ecf20Sopenharmony_ci		bclk_rate = dev->frame_length * params_rate(params);
3678c2ecf20Sopenharmony_ci	} else {
3688c2ecf20Sopenharmony_ci		slots = 2;
3698c2ecf20Sopenharmony_ci		slot_width = params_width(params);
3708c2ecf20Sopenharmony_ci		rx_mask = 0x03;
3718c2ecf20Sopenharmony_ci		tx_mask = 0x03;
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci		frame_length = snd_soc_params_to_frame_size(params);
3748c2ecf20Sopenharmony_ci		if (frame_length < 0)
3758c2ecf20Sopenharmony_ci			return frame_length;
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci		bclk_rate = snd_soc_params_to_bclk(params);
3788c2ecf20Sopenharmony_ci		if (bclk_rate < 0)
3798c2ecf20Sopenharmony_ci			return bclk_rate;
3808c2ecf20Sopenharmony_ci	}
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	/* Check if data fits into slots */
3838c2ecf20Sopenharmony_ci	if (data_length > slot_width)
3848c2ecf20Sopenharmony_ci		return -EINVAL;
3858c2ecf20Sopenharmony_ci
3868c2ecf20Sopenharmony_ci	/* Check if CPU is bit clock master */
3878c2ecf20Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3888c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
3898c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFM:
3908c2ecf20Sopenharmony_ci		bit_clock_master = true;
3918c2ecf20Sopenharmony_ci		break;
3928c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFS:
3938c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFM:
3948c2ecf20Sopenharmony_ci		bit_clock_master = false;
3958c2ecf20Sopenharmony_ci		break;
3968c2ecf20Sopenharmony_ci	default:
3978c2ecf20Sopenharmony_ci		return -EINVAL;
3988c2ecf20Sopenharmony_ci	}
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci	/* Check if CPU is frame sync master */
4018c2ecf20Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4028c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
4038c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFS:
4048c2ecf20Sopenharmony_ci		frame_sync_master = true;
4058c2ecf20Sopenharmony_ci		break;
4068c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFM:
4078c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFM:
4088c2ecf20Sopenharmony_ci		frame_sync_master = false;
4098c2ecf20Sopenharmony_ci		break;
4108c2ecf20Sopenharmony_ci	default:
4118c2ecf20Sopenharmony_ci		return -EINVAL;
4128c2ecf20Sopenharmony_ci	}
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	/* Clock should only be set up here if CPU is clock master */
4158c2ecf20Sopenharmony_ci	if (bit_clock_master &&
4168c2ecf20Sopenharmony_ci	    (!dev->clk_prepared || dev->clk_rate != bclk_rate)) {
4178c2ecf20Sopenharmony_ci		if (dev->clk_prepared)
4188c2ecf20Sopenharmony_ci			bcm2835_i2s_stop_clock(dev);
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci		if (dev->clk_rate != bclk_rate) {
4218c2ecf20Sopenharmony_ci			ret = clk_set_rate(dev->clk, bclk_rate);
4228c2ecf20Sopenharmony_ci			if (ret)
4238c2ecf20Sopenharmony_ci				return ret;
4248c2ecf20Sopenharmony_ci			dev->clk_rate = bclk_rate;
4258c2ecf20Sopenharmony_ci		}
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_ci		bcm2835_i2s_start_clock(dev);
4288c2ecf20Sopenharmony_ci	}
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	/* Setup the frame format */
4318c2ecf20Sopenharmony_ci	format = BCM2835_I2S_CHEN;
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	if (data_length >= 24)
4348c2ecf20Sopenharmony_ci		format |= BCM2835_I2S_CHWEX;
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_ci	format |= BCM2835_I2S_CHWID((data_length-8)&0xf);
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	/* CH2 format is the same as for CH1 */
4398c2ecf20Sopenharmony_ci	format = BCM2835_I2S_CH1(format) | BCM2835_I2S_CH2(format);
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
4428c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_I2S:
4438c2ecf20Sopenharmony_ci		/* I2S mode needs an even number of slots */
4448c2ecf20Sopenharmony_ci		if (slots & 1)
4458c2ecf20Sopenharmony_ci			return -EINVAL;
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci		/*
4488c2ecf20Sopenharmony_ci		 * Use I2S-style logical slot numbering: even slots
4498c2ecf20Sopenharmony_ci		 * are in first half of frame, odd slots in second half.
4508c2ecf20Sopenharmony_ci		 */
4518c2ecf20Sopenharmony_ci		odd_slot_offset = slots >> 1;
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci		/* MSB starts one cycle after frame start */
4548c2ecf20Sopenharmony_ci		data_delay = 1;
4558c2ecf20Sopenharmony_ci
4568c2ecf20Sopenharmony_ci		/* Setup frame sync signal for 50% duty cycle */
4578c2ecf20Sopenharmony_ci		framesync_length = frame_length / 2;
4588c2ecf20Sopenharmony_ci		frame_start_falling_edge = true;
4598c2ecf20Sopenharmony_ci		break;
4608c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_LEFT_J:
4618c2ecf20Sopenharmony_ci		if (slots & 1)
4628c2ecf20Sopenharmony_ci			return -EINVAL;
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci		odd_slot_offset = slots >> 1;
4658c2ecf20Sopenharmony_ci		data_delay = 0;
4668c2ecf20Sopenharmony_ci		framesync_length = frame_length / 2;
4678c2ecf20Sopenharmony_ci		frame_start_falling_edge = false;
4688c2ecf20Sopenharmony_ci		break;
4698c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_RIGHT_J:
4708c2ecf20Sopenharmony_ci		if (slots & 1)
4718c2ecf20Sopenharmony_ci			return -EINVAL;
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ci		/* Odd frame lengths aren't supported */
4748c2ecf20Sopenharmony_ci		if (frame_length & 1)
4758c2ecf20Sopenharmony_ci			return -EINVAL;
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci		odd_slot_offset = slots >> 1;
4788c2ecf20Sopenharmony_ci		data_delay = slot_width - data_length;
4798c2ecf20Sopenharmony_ci		framesync_length = frame_length / 2;
4808c2ecf20Sopenharmony_ci		frame_start_falling_edge = false;
4818c2ecf20Sopenharmony_ci		break;
4828c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_A:
4838c2ecf20Sopenharmony_ci		data_delay = 1;
4848c2ecf20Sopenharmony_ci		framesync_length = 1;
4858c2ecf20Sopenharmony_ci		frame_start_falling_edge = false;
4868c2ecf20Sopenharmony_ci		break;
4878c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_B:
4888c2ecf20Sopenharmony_ci		data_delay = 0;
4898c2ecf20Sopenharmony_ci		framesync_length = 1;
4908c2ecf20Sopenharmony_ci		frame_start_falling_edge = false;
4918c2ecf20Sopenharmony_ci		break;
4928c2ecf20Sopenharmony_ci	default:
4938c2ecf20Sopenharmony_ci		return -EINVAL;
4948c2ecf20Sopenharmony_ci	}
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	bcm2835_i2s_calc_channel_pos(&rx_ch1_pos, &rx_ch2_pos,
4978c2ecf20Sopenharmony_ci		rx_mask, slot_width, data_delay, odd_slot_offset);
4988c2ecf20Sopenharmony_ci	bcm2835_i2s_calc_channel_pos(&tx_ch1_pos, &tx_ch2_pos,
4998c2ecf20Sopenharmony_ci		tx_mask, slot_width, data_delay, odd_slot_offset);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	/*
5028c2ecf20Sopenharmony_ci	 * Transmitting data immediately after frame start, eg
5038c2ecf20Sopenharmony_ci	 * in left-justified or DSP mode A, only works stable
5048c2ecf20Sopenharmony_ci	 * if bcm2835 is the frame clock master.
5058c2ecf20Sopenharmony_ci	 */
5068c2ecf20Sopenharmony_ci	if ((!rx_ch1_pos || !tx_ch1_pos) && !frame_sync_master)
5078c2ecf20Sopenharmony_ci		dev_warn(dev->dev,
5088c2ecf20Sopenharmony_ci			"Unstable slave config detected, L/R may be swapped");
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	/*
5118c2ecf20Sopenharmony_ci	 * Set format for both streams.
5128c2ecf20Sopenharmony_ci	 * We cannot set another frame length
5138c2ecf20Sopenharmony_ci	 * (and therefore word length) anyway,
5148c2ecf20Sopenharmony_ci	 * so the format will be the same.
5158c2ecf20Sopenharmony_ci	 */
5168c2ecf20Sopenharmony_ci	regmap_write(dev->i2s_regmap, BCM2835_I2S_RXC_A_REG,
5178c2ecf20Sopenharmony_ci		  format
5188c2ecf20Sopenharmony_ci		| BCM2835_I2S_CH1_POS(rx_ch1_pos)
5198c2ecf20Sopenharmony_ci		| BCM2835_I2S_CH2_POS(rx_ch2_pos));
5208c2ecf20Sopenharmony_ci	regmap_write(dev->i2s_regmap, BCM2835_I2S_TXC_A_REG,
5218c2ecf20Sopenharmony_ci		  format
5228c2ecf20Sopenharmony_ci		| BCM2835_I2S_CH1_POS(tx_ch1_pos)
5238c2ecf20Sopenharmony_ci		| BCM2835_I2S_CH2_POS(tx_ch2_pos));
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	/* Setup the I2S mode */
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci	if (data_length <= 16) {
5288c2ecf20Sopenharmony_ci		/*
5298c2ecf20Sopenharmony_ci		 * Use frame packed mode (2 channels per 32 bit word)
5308c2ecf20Sopenharmony_ci		 * We cannot set another frame length in the second stream
5318c2ecf20Sopenharmony_ci		 * (and therefore word length) anyway,
5328c2ecf20Sopenharmony_ci		 * so the format will be the same.
5338c2ecf20Sopenharmony_ci		 */
5348c2ecf20Sopenharmony_ci		mode |= BCM2835_I2S_FTXP | BCM2835_I2S_FRXP;
5358c2ecf20Sopenharmony_ci	}
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	mode |= BCM2835_I2S_FLEN(frame_length - 1);
5388c2ecf20Sopenharmony_ci	mode |= BCM2835_I2S_FSLEN(framesync_length);
5398c2ecf20Sopenharmony_ci
5408c2ecf20Sopenharmony_ci	/* CLKM selects bcm2835 clock slave mode */
5418c2ecf20Sopenharmony_ci	if (!bit_clock_master)
5428c2ecf20Sopenharmony_ci		mode |= BCM2835_I2S_CLKM;
5438c2ecf20Sopenharmony_ci
5448c2ecf20Sopenharmony_ci	/* FSM selects bcm2835 frame sync slave mode */
5458c2ecf20Sopenharmony_ci	if (!frame_sync_master)
5468c2ecf20Sopenharmony_ci		mode |= BCM2835_I2S_FSM;
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_ci	/* CLKI selects normal clocking mode, sampling on rising edge */
5498c2ecf20Sopenharmony_ci        switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) {
5508c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
5518c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_IF:
5528c2ecf20Sopenharmony_ci		mode |= BCM2835_I2S_CLKI;
5538c2ecf20Sopenharmony_ci		break;
5548c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_IB_NF:
5558c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_IB_IF:
5568c2ecf20Sopenharmony_ci		break;
5578c2ecf20Sopenharmony_ci	default:
5588c2ecf20Sopenharmony_ci		return -EINVAL;
5598c2ecf20Sopenharmony_ci	}
5608c2ecf20Sopenharmony_ci
5618c2ecf20Sopenharmony_ci	/* FSI selects frame start on falling edge */
5628c2ecf20Sopenharmony_ci	switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) {
5638c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
5648c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_IB_NF:
5658c2ecf20Sopenharmony_ci		if (frame_start_falling_edge)
5668c2ecf20Sopenharmony_ci			mode |= BCM2835_I2S_FSI;
5678c2ecf20Sopenharmony_ci		break;
5688c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_NB_IF:
5698c2ecf20Sopenharmony_ci	case SND_SOC_DAIFMT_IB_IF:
5708c2ecf20Sopenharmony_ci		if (!frame_start_falling_edge)
5718c2ecf20Sopenharmony_ci			mode |= BCM2835_I2S_FSI;
5728c2ecf20Sopenharmony_ci		break;
5738c2ecf20Sopenharmony_ci	default:
5748c2ecf20Sopenharmony_ci		return -EINVAL;
5758c2ecf20Sopenharmony_ci	}
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_ci	regmap_write(dev->i2s_regmap, BCM2835_I2S_MODE_A_REG, mode);
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci	/* Setup the DMA parameters */
5808c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
5818c2ecf20Sopenharmony_ci			BCM2835_I2S_RXTHR(1)
5828c2ecf20Sopenharmony_ci			| BCM2835_I2S_TXTHR(1)
5838c2ecf20Sopenharmony_ci			| BCM2835_I2S_DMAEN, 0xffffffff);
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_DREQ_A_REG,
5868c2ecf20Sopenharmony_ci			  BCM2835_I2S_TX_PANIC(0x10)
5878c2ecf20Sopenharmony_ci			| BCM2835_I2S_RX_PANIC(0x30)
5888c2ecf20Sopenharmony_ci			| BCM2835_I2S_TX(0x30)
5898c2ecf20Sopenharmony_ci			| BCM2835_I2S_RX(0x20), 0xffffffff);
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	/* Clear FIFOs */
5928c2ecf20Sopenharmony_ci	bcm2835_i2s_clear_fifos(dev, true, true);
5938c2ecf20Sopenharmony_ci
5948c2ecf20Sopenharmony_ci	dev_dbg(dev->dev,
5958c2ecf20Sopenharmony_ci		"slots: %d width: %d rx mask: 0x%02x tx_mask: 0x%02x\n",
5968c2ecf20Sopenharmony_ci		slots, slot_width, rx_mask, tx_mask);
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_ci	dev_dbg(dev->dev, "frame len: %d sync len: %d data len: %d\n",
5998c2ecf20Sopenharmony_ci		frame_length, framesync_length, data_length);
6008c2ecf20Sopenharmony_ci
6018c2ecf20Sopenharmony_ci	dev_dbg(dev->dev, "rx pos: %d,%d tx pos: %d,%d\n",
6028c2ecf20Sopenharmony_ci		rx_ch1_pos, rx_ch2_pos, tx_ch1_pos, tx_ch2_pos);
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_ci	dev_dbg(dev->dev, "sampling rate: %d bclk rate: %d\n",
6058c2ecf20Sopenharmony_ci		params_rate(params), bclk_rate);
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci	dev_dbg(dev->dev, "CLKM: %d CLKI: %d FSM: %d FSI: %d frame start: %s edge\n",
6088c2ecf20Sopenharmony_ci		!!(mode & BCM2835_I2S_CLKM),
6098c2ecf20Sopenharmony_ci		!!(mode & BCM2835_I2S_CLKI),
6108c2ecf20Sopenharmony_ci		!!(mode & BCM2835_I2S_FSM),
6118c2ecf20Sopenharmony_ci		!!(mode & BCM2835_I2S_FSI),
6128c2ecf20Sopenharmony_ci		(mode & BCM2835_I2S_FSI) ? "falling" : "rising");
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci	return ret;
6158c2ecf20Sopenharmony_ci}
6168c2ecf20Sopenharmony_ci
6178c2ecf20Sopenharmony_cistatic int bcm2835_i2s_prepare(struct snd_pcm_substream *substream,
6188c2ecf20Sopenharmony_ci		struct snd_soc_dai *dai)
6198c2ecf20Sopenharmony_ci{
6208c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
6218c2ecf20Sopenharmony_ci	uint32_t cs_reg;
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	/*
6248c2ecf20Sopenharmony_ci	 * Clear both FIFOs if the one that should be started
6258c2ecf20Sopenharmony_ci	 * is not empty at the moment. This should only happen
6268c2ecf20Sopenharmony_ci	 * after overrun. Otherwise, hw_params would have cleared
6278c2ecf20Sopenharmony_ci	 * the FIFO.
6288c2ecf20Sopenharmony_ci	 */
6298c2ecf20Sopenharmony_ci	regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &cs_reg);
6308c2ecf20Sopenharmony_ci
6318c2ecf20Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK
6328c2ecf20Sopenharmony_ci			&& !(cs_reg & BCM2835_I2S_TXE))
6338c2ecf20Sopenharmony_ci		bcm2835_i2s_clear_fifos(dev, true, false);
6348c2ecf20Sopenharmony_ci	else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE
6358c2ecf20Sopenharmony_ci			&& (cs_reg & BCM2835_I2S_RXD))
6368c2ecf20Sopenharmony_ci		bcm2835_i2s_clear_fifos(dev, false, true);
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ci	return 0;
6398c2ecf20Sopenharmony_ci}
6408c2ecf20Sopenharmony_ci
6418c2ecf20Sopenharmony_cistatic void bcm2835_i2s_stop(struct bcm2835_i2s_dev *dev,
6428c2ecf20Sopenharmony_ci		struct snd_pcm_substream *substream,
6438c2ecf20Sopenharmony_ci		struct snd_soc_dai *dai)
6448c2ecf20Sopenharmony_ci{
6458c2ecf20Sopenharmony_ci	uint32_t mask;
6468c2ecf20Sopenharmony_ci
6478c2ecf20Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
6488c2ecf20Sopenharmony_ci		mask = BCM2835_I2S_RXON;
6498c2ecf20Sopenharmony_ci	else
6508c2ecf20Sopenharmony_ci		mask = BCM2835_I2S_TXON;
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap,
6538c2ecf20Sopenharmony_ci			BCM2835_I2S_CS_A_REG, mask, 0);
6548c2ecf20Sopenharmony_ci
6558c2ecf20Sopenharmony_ci	/* Stop also the clock when not SND_SOC_DAIFMT_CONT */
6568c2ecf20Sopenharmony_ci	if (!snd_soc_dai_active(dai) && !(dev->fmt & SND_SOC_DAIFMT_CONT))
6578c2ecf20Sopenharmony_ci		bcm2835_i2s_stop_clock(dev);
6588c2ecf20Sopenharmony_ci}
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_cistatic int bcm2835_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
6618c2ecf20Sopenharmony_ci			       struct snd_soc_dai *dai)
6628c2ecf20Sopenharmony_ci{
6638c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
6648c2ecf20Sopenharmony_ci	uint32_t mask;
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci	switch (cmd) {
6678c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
6688c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
6698c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
6708c2ecf20Sopenharmony_ci		bcm2835_i2s_start_clock(dev);
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci		if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
6738c2ecf20Sopenharmony_ci			mask = BCM2835_I2S_RXON;
6748c2ecf20Sopenharmony_ci		else
6758c2ecf20Sopenharmony_ci			mask = BCM2835_I2S_TXON;
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci		regmap_update_bits(dev->i2s_regmap,
6788c2ecf20Sopenharmony_ci				BCM2835_I2S_CS_A_REG, mask, mask);
6798c2ecf20Sopenharmony_ci		break;
6808c2ecf20Sopenharmony_ci
6818c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
6828c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
6838c2ecf20Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
6848c2ecf20Sopenharmony_ci		bcm2835_i2s_stop(dev, substream, dai);
6858c2ecf20Sopenharmony_ci		break;
6868c2ecf20Sopenharmony_ci	default:
6878c2ecf20Sopenharmony_ci		return -EINVAL;
6888c2ecf20Sopenharmony_ci	}
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci	return 0;
6918c2ecf20Sopenharmony_ci}
6928c2ecf20Sopenharmony_ci
6938c2ecf20Sopenharmony_cistatic int bcm2835_i2s_startup(struct snd_pcm_substream *substream,
6948c2ecf20Sopenharmony_ci			       struct snd_soc_dai *dai)
6958c2ecf20Sopenharmony_ci{
6968c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
6978c2ecf20Sopenharmony_ci
6988c2ecf20Sopenharmony_ci	if (snd_soc_dai_active(dai))
6998c2ecf20Sopenharmony_ci		return 0;
7008c2ecf20Sopenharmony_ci
7018c2ecf20Sopenharmony_ci	/* Should this still be running stop it */
7028c2ecf20Sopenharmony_ci	bcm2835_i2s_stop_clock(dev);
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_ci	/* Enable PCM block */
7058c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
7068c2ecf20Sopenharmony_ci			BCM2835_I2S_EN, BCM2835_I2S_EN);
7078c2ecf20Sopenharmony_ci
7088c2ecf20Sopenharmony_ci	/*
7098c2ecf20Sopenharmony_ci	 * Disable STBY.
7108c2ecf20Sopenharmony_ci	 * Requires at least 4 PCM clock cycles to take effect.
7118c2ecf20Sopenharmony_ci	 */
7128c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
7138c2ecf20Sopenharmony_ci			BCM2835_I2S_STBY, BCM2835_I2S_STBY);
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci	return 0;
7168c2ecf20Sopenharmony_ci}
7178c2ecf20Sopenharmony_ci
7188c2ecf20Sopenharmony_cistatic void bcm2835_i2s_shutdown(struct snd_pcm_substream *substream,
7198c2ecf20Sopenharmony_ci		struct snd_soc_dai *dai)
7208c2ecf20Sopenharmony_ci{
7218c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
7228c2ecf20Sopenharmony_ci
7238c2ecf20Sopenharmony_ci	bcm2835_i2s_stop(dev, substream, dai);
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_ci	/* If both streams are stopped, disable module and clock */
7268c2ecf20Sopenharmony_ci	if (snd_soc_dai_active(dai))
7278c2ecf20Sopenharmony_ci		return;
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_ci	/* Disable the module */
7308c2ecf20Sopenharmony_ci	regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
7318c2ecf20Sopenharmony_ci			BCM2835_I2S_EN, 0);
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	/*
7348c2ecf20Sopenharmony_ci	 * Stopping clock is necessary, because stop does
7358c2ecf20Sopenharmony_ci	 * not stop the clock when SND_SOC_DAIFMT_CONT
7368c2ecf20Sopenharmony_ci	 */
7378c2ecf20Sopenharmony_ci	bcm2835_i2s_stop_clock(dev);
7388c2ecf20Sopenharmony_ci}
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops bcm2835_i2s_dai_ops = {
7418c2ecf20Sopenharmony_ci	.startup	= bcm2835_i2s_startup,
7428c2ecf20Sopenharmony_ci	.shutdown	= bcm2835_i2s_shutdown,
7438c2ecf20Sopenharmony_ci	.prepare	= bcm2835_i2s_prepare,
7448c2ecf20Sopenharmony_ci	.trigger	= bcm2835_i2s_trigger,
7458c2ecf20Sopenharmony_ci	.hw_params	= bcm2835_i2s_hw_params,
7468c2ecf20Sopenharmony_ci	.set_fmt	= bcm2835_i2s_set_dai_fmt,
7478c2ecf20Sopenharmony_ci	.set_bclk_ratio	= bcm2835_i2s_set_dai_bclk_ratio,
7488c2ecf20Sopenharmony_ci	.set_tdm_slot	= bcm2835_i2s_set_dai_tdm_slot,
7498c2ecf20Sopenharmony_ci};
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_cistatic int bcm2835_i2s_dai_probe(struct snd_soc_dai *dai)
7528c2ecf20Sopenharmony_ci{
7538c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci	snd_soc_dai_init_dma_data(dai,
7568c2ecf20Sopenharmony_ci			&dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
7578c2ecf20Sopenharmony_ci			&dev->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
7588c2ecf20Sopenharmony_ci
7598c2ecf20Sopenharmony_ci	return 0;
7608c2ecf20Sopenharmony_ci}
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_cistatic struct snd_soc_dai_driver bcm2835_i2s_dai = {
7638c2ecf20Sopenharmony_ci	.name	= "bcm2835-i2s",
7648c2ecf20Sopenharmony_ci	.probe	= bcm2835_i2s_dai_probe,
7658c2ecf20Sopenharmony_ci	.playback = {
7668c2ecf20Sopenharmony_ci		.channels_min = 2,
7678c2ecf20Sopenharmony_ci		.channels_max = 2,
7688c2ecf20Sopenharmony_ci		.rates =	SNDRV_PCM_RATE_CONTINUOUS,
7698c2ecf20Sopenharmony_ci		.rate_min =	8000,
7708c2ecf20Sopenharmony_ci		.rate_max =	384000,
7718c2ecf20Sopenharmony_ci		.formats =	SNDRV_PCM_FMTBIT_S16_LE
7728c2ecf20Sopenharmony_ci				| SNDRV_PCM_FMTBIT_S24_LE
7738c2ecf20Sopenharmony_ci				| SNDRV_PCM_FMTBIT_S32_LE
7748c2ecf20Sopenharmony_ci		},
7758c2ecf20Sopenharmony_ci	.capture = {
7768c2ecf20Sopenharmony_ci		.channels_min = 2,
7778c2ecf20Sopenharmony_ci		.channels_max = 2,
7788c2ecf20Sopenharmony_ci		.rates =	SNDRV_PCM_RATE_CONTINUOUS,
7798c2ecf20Sopenharmony_ci		.rate_min =	8000,
7808c2ecf20Sopenharmony_ci		.rate_max =	384000,
7818c2ecf20Sopenharmony_ci		.formats =	SNDRV_PCM_FMTBIT_S16_LE
7828c2ecf20Sopenharmony_ci				| SNDRV_PCM_FMTBIT_S24_LE
7838c2ecf20Sopenharmony_ci				| SNDRV_PCM_FMTBIT_S32_LE
7848c2ecf20Sopenharmony_ci		},
7858c2ecf20Sopenharmony_ci	.ops = &bcm2835_i2s_dai_ops,
7868c2ecf20Sopenharmony_ci	.symmetric_rates = 1,
7878c2ecf20Sopenharmony_ci	.symmetric_samplebits = 1,
7888c2ecf20Sopenharmony_ci};
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_cistatic bool bcm2835_i2s_volatile_reg(struct device *dev, unsigned int reg)
7918c2ecf20Sopenharmony_ci{
7928c2ecf20Sopenharmony_ci	switch (reg) {
7938c2ecf20Sopenharmony_ci	case BCM2835_I2S_CS_A_REG:
7948c2ecf20Sopenharmony_ci	case BCM2835_I2S_FIFO_A_REG:
7958c2ecf20Sopenharmony_ci	case BCM2835_I2S_INTSTC_A_REG:
7968c2ecf20Sopenharmony_ci	case BCM2835_I2S_GRAY_REG:
7978c2ecf20Sopenharmony_ci		return true;
7988c2ecf20Sopenharmony_ci	default:
7998c2ecf20Sopenharmony_ci		return false;
8008c2ecf20Sopenharmony_ci	};
8018c2ecf20Sopenharmony_ci}
8028c2ecf20Sopenharmony_ci
8038c2ecf20Sopenharmony_cistatic bool bcm2835_i2s_precious_reg(struct device *dev, unsigned int reg)
8048c2ecf20Sopenharmony_ci{
8058c2ecf20Sopenharmony_ci	switch (reg) {
8068c2ecf20Sopenharmony_ci	case BCM2835_I2S_FIFO_A_REG:
8078c2ecf20Sopenharmony_ci		return true;
8088c2ecf20Sopenharmony_ci	default:
8098c2ecf20Sopenharmony_ci		return false;
8108c2ecf20Sopenharmony_ci	};
8118c2ecf20Sopenharmony_ci}
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_cistatic const struct regmap_config bcm2835_regmap_config = {
8148c2ecf20Sopenharmony_ci	.reg_bits = 32,
8158c2ecf20Sopenharmony_ci	.reg_stride = 4,
8168c2ecf20Sopenharmony_ci	.val_bits = 32,
8178c2ecf20Sopenharmony_ci	.max_register = BCM2835_I2S_GRAY_REG,
8188c2ecf20Sopenharmony_ci	.precious_reg = bcm2835_i2s_precious_reg,
8198c2ecf20Sopenharmony_ci	.volatile_reg = bcm2835_i2s_volatile_reg,
8208c2ecf20Sopenharmony_ci	.cache_type = REGCACHE_RBTREE,
8218c2ecf20Sopenharmony_ci};
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver bcm2835_i2s_component = {
8248c2ecf20Sopenharmony_ci	.name		= "bcm2835-i2s-comp",
8258c2ecf20Sopenharmony_ci};
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_cistatic int bcm2835_i2s_probe(struct platform_device *pdev)
8288c2ecf20Sopenharmony_ci{
8298c2ecf20Sopenharmony_ci	struct bcm2835_i2s_dev *dev;
8308c2ecf20Sopenharmony_ci	int ret;
8318c2ecf20Sopenharmony_ci	void __iomem *base;
8328c2ecf20Sopenharmony_ci	const __be32 *addr;
8338c2ecf20Sopenharmony_ci	dma_addr_t dma_base;
8348c2ecf20Sopenharmony_ci
8358c2ecf20Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(*dev),
8368c2ecf20Sopenharmony_ci			   GFP_KERNEL);
8378c2ecf20Sopenharmony_ci	if (!dev)
8388c2ecf20Sopenharmony_ci		return -ENOMEM;
8398c2ecf20Sopenharmony_ci
8408c2ecf20Sopenharmony_ci	/* get the clock */
8418c2ecf20Sopenharmony_ci	dev->clk_prepared = false;
8428c2ecf20Sopenharmony_ci	dev->clk = devm_clk_get(&pdev->dev, NULL);
8438c2ecf20Sopenharmony_ci	if (IS_ERR(dev->clk)) {
8448c2ecf20Sopenharmony_ci		ret = PTR_ERR(dev->clk);
8458c2ecf20Sopenharmony_ci		if (ret == -EPROBE_DEFER)
8468c2ecf20Sopenharmony_ci			dev_dbg(&pdev->dev, "could not get clk: %d\n", ret);
8478c2ecf20Sopenharmony_ci		else
8488c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "could not get clk: %d\n", ret);
8498c2ecf20Sopenharmony_ci		return ret;
8508c2ecf20Sopenharmony_ci	}
8518c2ecf20Sopenharmony_ci
8528c2ecf20Sopenharmony_ci	/* Request ioarea */
8538c2ecf20Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
8548c2ecf20Sopenharmony_ci	if (IS_ERR(base))
8558c2ecf20Sopenharmony_ci		return PTR_ERR(base);
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_ci	dev->i2s_regmap = devm_regmap_init_mmio(&pdev->dev, base,
8588c2ecf20Sopenharmony_ci				&bcm2835_regmap_config);
8598c2ecf20Sopenharmony_ci	if (IS_ERR(dev->i2s_regmap))
8608c2ecf20Sopenharmony_ci		return PTR_ERR(dev->i2s_regmap);
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_ci	/* Set the DMA address - we have to parse DT ourselves */
8638c2ecf20Sopenharmony_ci	addr = of_get_address(pdev->dev.of_node, 0, NULL, NULL);
8648c2ecf20Sopenharmony_ci	if (!addr) {
8658c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "could not get DMA-register address\n");
8668c2ecf20Sopenharmony_ci		return -EINVAL;
8678c2ecf20Sopenharmony_ci	}
8688c2ecf20Sopenharmony_ci	dma_base = be32_to_cpup(addr);
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr =
8718c2ecf20Sopenharmony_ci		dma_base + BCM2835_I2S_FIFO_A_REG;
8728c2ecf20Sopenharmony_ci
8738c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr =
8748c2ecf20Sopenharmony_ci		dma_base + BCM2835_I2S_FIFO_A_REG;
8758c2ecf20Sopenharmony_ci
8768c2ecf20Sopenharmony_ci	/* Set the bus width */
8778c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr_width =
8788c2ecf20Sopenharmony_ci		DMA_SLAVE_BUSWIDTH_4_BYTES;
8798c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr_width =
8808c2ecf20Sopenharmony_ci		DMA_SLAVE_BUSWIDTH_4_BYTES;
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	/* Set burst */
8838c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].maxburst = 2;
8848c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].maxburst = 2;
8858c2ecf20Sopenharmony_ci
8868c2ecf20Sopenharmony_ci	/*
8878c2ecf20Sopenharmony_ci	 * Set the PACK flag to enable S16_LE support (2 S16_LE values
8888c2ecf20Sopenharmony_ci	 * packed into 32-bit transfers).
8898c2ecf20Sopenharmony_ci	 */
8908c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].flags =
8918c2ecf20Sopenharmony_ci		SND_DMAENGINE_PCM_DAI_FLAG_PACK;
8928c2ecf20Sopenharmony_ci	dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].flags =
8938c2ecf20Sopenharmony_ci		SND_DMAENGINE_PCM_DAI_FLAG_PACK;
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci	/* Store the pdev */
8968c2ecf20Sopenharmony_ci	dev->dev = &pdev->dev;
8978c2ecf20Sopenharmony_ci	dev_set_drvdata(&pdev->dev, dev);
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev,
9008c2ecf20Sopenharmony_ci			&bcm2835_i2s_component, &bcm2835_i2s_dai, 1);
9018c2ecf20Sopenharmony_ci	if (ret) {
9028c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
9038c2ecf20Sopenharmony_ci		return ret;
9048c2ecf20Sopenharmony_ci	}
9058c2ecf20Sopenharmony_ci
9068c2ecf20Sopenharmony_ci	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
9078c2ecf20Sopenharmony_ci	if (ret) {
9088c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
9098c2ecf20Sopenharmony_ci		return ret;
9108c2ecf20Sopenharmony_ci	}
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_ci	return 0;
9138c2ecf20Sopenharmony_ci}
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_cistatic const struct of_device_id bcm2835_i2s_of_match[] = {
9168c2ecf20Sopenharmony_ci	{ .compatible = "brcm,bcm2835-i2s", },
9178c2ecf20Sopenharmony_ci	{},
9188c2ecf20Sopenharmony_ci};
9198c2ecf20Sopenharmony_ci
9208c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, bcm2835_i2s_of_match);
9218c2ecf20Sopenharmony_ci
9228c2ecf20Sopenharmony_cistatic struct platform_driver bcm2835_i2s_driver = {
9238c2ecf20Sopenharmony_ci	.probe		= bcm2835_i2s_probe,
9248c2ecf20Sopenharmony_ci	.driver		= {
9258c2ecf20Sopenharmony_ci		.name	= "bcm2835-i2s",
9268c2ecf20Sopenharmony_ci		.of_match_table = bcm2835_i2s_of_match,
9278c2ecf20Sopenharmony_ci	},
9288c2ecf20Sopenharmony_ci};
9298c2ecf20Sopenharmony_ci
9308c2ecf20Sopenharmony_cimodule_platform_driver(bcm2835_i2s_driver);
9318c2ecf20Sopenharmony_ci
9328c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:bcm2835-i2s");
9338c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("BCM2835 I2S interface");
9348c2ecf20Sopenharmony_ciMODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
9358c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
936