18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 28c2ecf20Sopenharmony_ci#ifndef __SOUND_VT1724_H 38c2ecf20Sopenharmony_ci#define __SOUND_VT1724_H 48c2ecf20Sopenharmony_ci 58c2ecf20Sopenharmony_ci/* 68c2ecf20Sopenharmony_ci * ALSA driver for ICEnsemble VT1724 (Envy24) 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz> 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <sound/control.h> 128c2ecf20Sopenharmony_ci#include <sound/ac97_codec.h> 138c2ecf20Sopenharmony_ci#include <sound/rawmidi.h> 148c2ecf20Sopenharmony_ci#include <sound/i2c.h> 158c2ecf20Sopenharmony_ci#include <sound/pcm.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include "ice1712.h" 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_cienum { 208c2ecf20Sopenharmony_ci ICE_EEP2_SYSCONF = 0, /* 06 */ 218c2ecf20Sopenharmony_ci ICE_EEP2_ACLINK, /* 07 */ 228c2ecf20Sopenharmony_ci ICE_EEP2_I2S, /* 08 */ 238c2ecf20Sopenharmony_ci ICE_EEP2_SPDIF, /* 09 */ 248c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_DIR, /* 0a */ 258c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_DIR1, /* 0b */ 268c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_DIR2, /* 0c */ 278c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_MASK, /* 0d */ 288c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_MASK1, /* 0e */ 298c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_MASK2, /* 0f */ 308c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_STATE, /* 10 */ 318c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_STATE1, /* 11 */ 328c2ecf20Sopenharmony_ci ICE_EEP2_GPIO_STATE2 /* 12 */ 338c2ecf20Sopenharmony_ci}; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci/* 368c2ecf20Sopenharmony_ci * Direct registers 378c2ecf20Sopenharmony_ci */ 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci#define ICEREG1724(ice, x) ((ice)->port + VT1724_REG_##x) 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#define VT1724_REG_CONTROL 0x00 /* byte */ 428c2ecf20Sopenharmony_ci#define VT1724_RESET 0x80 /* reset whole chip */ 438c2ecf20Sopenharmony_ci#define VT1724_REG_IRQMASK 0x01 /* byte */ 448c2ecf20Sopenharmony_ci#define VT1724_IRQ_MPU_RX 0x80 458c2ecf20Sopenharmony_ci#define VT1724_IRQ_MPU_TX 0x20 468c2ecf20Sopenharmony_ci#define VT1724_IRQ_MTPCM 0x10 478c2ecf20Sopenharmony_ci#define VT1724_REG_IRQSTAT 0x02 /* byte */ 488c2ecf20Sopenharmony_ci/* look to VT1724_IRQ_* */ 498c2ecf20Sopenharmony_ci#define VT1724_REG_SYS_CFG 0x04 /* byte - system configuration PCI60 on Envy24*/ 508c2ecf20Sopenharmony_ci#define VT1724_CFG_CLOCK 0xc0 518c2ecf20Sopenharmony_ci#define VT1724_CFG_CLOCK512 0x00 /* 22.5692Mhz, 44.1kHz*512 */ 528c2ecf20Sopenharmony_ci#define VT1724_CFG_CLOCK384 0x40 /* 16.9344Mhz, 44.1kHz*384 */ 538c2ecf20Sopenharmony_ci#define VT1724_CFG_MPU401 0x20 /* MPU401 UARTs */ 548c2ecf20Sopenharmony_ci#define VT1724_CFG_ADC_MASK 0x0c /* one, two or one and S/PDIF, stereo ADCs */ 558c2ecf20Sopenharmony_ci#define VT1724_CFG_ADC_NONE 0x0c /* no ADCs */ 568c2ecf20Sopenharmony_ci#define VT1724_CFG_DAC_MASK 0x03 /* one, two, three, four stereo DACs */ 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci#define VT1724_REG_AC97_CFG 0x05 /* byte */ 598c2ecf20Sopenharmony_ci#define VT1724_CFG_PRO_I2S 0x80 /* multitrack converter: I2S or AC'97 */ 608c2ecf20Sopenharmony_ci#define VT1724_CFG_AC97_PACKED 0x01 /* split or packed mode - AC'97 */ 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci#define VT1724_REG_I2S_FEATURES 0x06 /* byte */ 638c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_VOLUME 0x80 /* volume/mute capability */ 648c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_96KHZ 0x40 /* supports 96kHz sampling */ 658c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_RESMASK 0x30 /* resolution mask, 16,18,20,24-bit */ 668c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_192KHZ 0x08 /* supports 192kHz sampling */ 678c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_OTHER 0x07 /* other I2S IDs */ 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci#define VT1724_REG_SPDIF_CFG 0x07 /* byte */ 708c2ecf20Sopenharmony_ci#define VT1724_CFG_SPDIF_OUT_EN 0x80 /*Internal S/PDIF output is enabled*/ 718c2ecf20Sopenharmony_ci#define VT1724_CFG_SPDIF_OUT_INT 0x40 /*Internal S/PDIF output is implemented*/ 728c2ecf20Sopenharmony_ci#define VT1724_CFG_I2S_CHIPID 0x3c /* I2S chip ID */ 738c2ecf20Sopenharmony_ci#define VT1724_CFG_SPDIF_IN 0x02 /* S/PDIF input is present */ 748c2ecf20Sopenharmony_ci#define VT1724_CFG_SPDIF_OUT 0x01 /* External S/PDIF output is present */ 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci/*there is no consumer AC97 codec with the VT1724*/ 778c2ecf20Sopenharmony_ci//#define VT1724_REG_AC97_INDEX 0x08 /* byte */ 788c2ecf20Sopenharmony_ci//#define VT1724_REG_AC97_CMD 0x09 /* byte */ 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci#define VT1724_REG_MPU_TXFIFO 0x0a /*byte ro. number of bytes in TX fifo*/ 818c2ecf20Sopenharmony_ci#define VT1724_REG_MPU_RXFIFO 0x0b /*byte ro. number of bytes in RX fifo*/ 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci#define VT1724_REG_MPU_DATA 0x0c /* byte */ 848c2ecf20Sopenharmony_ci#define VT1724_REG_MPU_CTRL 0x0d /* byte */ 858c2ecf20Sopenharmony_ci#define VT1724_MPU_UART 0x01 868c2ecf20Sopenharmony_ci#define VT1724_MPU_TX_EMPTY 0x02 878c2ecf20Sopenharmony_ci#define VT1724_MPU_TX_FULL 0x04 888c2ecf20Sopenharmony_ci#define VT1724_MPU_RX_EMPTY 0x08 898c2ecf20Sopenharmony_ci#define VT1724_MPU_RX_FULL 0x10 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci#define VT1724_REG_MPU_FIFO_WM 0x0e /*byte set the high/low watermarks for RX/TX fifos*/ 928c2ecf20Sopenharmony_ci#define VT1724_MPU_RX_FIFO 0x20 //1=rx fifo watermark 0=tx fifo watermark 938c2ecf20Sopenharmony_ci#define VT1724_MPU_FIFO_MASK 0x1f 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci#define VT1724_REG_I2C_DEV_ADDR 0x10 /* byte */ 968c2ecf20Sopenharmony_ci#define VT1724_I2C_WRITE 0x01 /* write direction */ 978c2ecf20Sopenharmony_ci#define VT1724_REG_I2C_BYTE_ADDR 0x11 /* byte */ 988c2ecf20Sopenharmony_ci#define VT1724_REG_I2C_DATA 0x12 /* byte */ 998c2ecf20Sopenharmony_ci#define VT1724_REG_I2C_CTRL 0x13 /* byte */ 1008c2ecf20Sopenharmony_ci#define VT1724_I2C_EEPROM 0x80 /* 1 = EEPROM exists */ 1018c2ecf20Sopenharmony_ci#define VT1724_I2C_BUSY 0x01 /* busy bit */ 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci#define VT1724_REG_GPIO_DATA 0x14 /* word */ 1048c2ecf20Sopenharmony_ci#define VT1724_REG_GPIO_WRITE_MASK 0x16 /* word */ 1058c2ecf20Sopenharmony_ci#define VT1724_REG_GPIO_DIRECTION 0x18 /* dword? (3 bytes) 0=input 1=output. 1068c2ecf20Sopenharmony_ci bit3 - during reset used for Eeprom power-on strapping 1078c2ecf20Sopenharmony_ci if TESTEN# pin active, bit 2 always input*/ 1088c2ecf20Sopenharmony_ci#define VT1724_REG_POWERDOWN 0x1c 1098c2ecf20Sopenharmony_ci#define VT1724_REG_GPIO_DATA_22 0x1e /* byte direction for GPIO 16:22 */ 1108c2ecf20Sopenharmony_ci#define VT1724_REG_GPIO_WRITE_MASK_22 0x1f /* byte write mask for GPIO 16:22 */ 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci/* 1148c2ecf20Sopenharmony_ci * Professional multi-track direct control registers 1158c2ecf20Sopenharmony_ci */ 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci#define ICEMT1724(ice, x) ((ice)->profi_port + VT1724_MT_##x) 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci#define VT1724_MT_IRQ 0x00 /* byte - interrupt mask */ 1208c2ecf20Sopenharmony_ci#define VT1724_MULTI_PDMA4 0x80 /* SPDIF Out / PDMA4 */ 1218c2ecf20Sopenharmony_ci#define VT1724_MULTI_PDMA3 0x40 /* PDMA3 */ 1228c2ecf20Sopenharmony_ci#define VT1724_MULTI_PDMA2 0x20 /* PDMA2 */ 1238c2ecf20Sopenharmony_ci#define VT1724_MULTI_PDMA1 0x10 /* PDMA1 */ 1248c2ecf20Sopenharmony_ci#define VT1724_MULTI_FIFO_ERR 0x08 /* DMA FIFO underrun/overrun. */ 1258c2ecf20Sopenharmony_ci#define VT1724_MULTI_RDMA1 0x04 /* RDMA1 (S/PDIF input) */ 1268c2ecf20Sopenharmony_ci#define VT1724_MULTI_RDMA0 0x02 /* RMDA0 */ 1278c2ecf20Sopenharmony_ci#define VT1724_MULTI_PDMA0 0x01 /* MC Interleave/PDMA0 */ 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci#define VT1724_MT_RATE 0x01 /* byte - sampling rate select */ 1308c2ecf20Sopenharmony_ci#define VT1724_SPDIF_MASTER 0x10 /* S/PDIF input is master clock */ 1318c2ecf20Sopenharmony_ci#define VT1724_MT_I2S_FORMAT 0x02 /* byte - I2S data format */ 1328c2ecf20Sopenharmony_ci#define VT1724_MT_I2S_MCLK_128X 0x08 1338c2ecf20Sopenharmony_ci#define VT1724_MT_I2S_FORMAT_MASK 0x03 1348c2ecf20Sopenharmony_ci#define VT1724_MT_I2S_FORMAT_I2S 0x00 1358c2ecf20Sopenharmony_ci#define VT1724_MT_DMA_INT_MASK 0x03 /* byte -DMA Interrupt Mask */ 1368c2ecf20Sopenharmony_ci/* lool to VT1724_MULTI_* */ 1378c2ecf20Sopenharmony_ci#define VT1724_MT_AC97_INDEX 0x04 /* byte - AC'97 index */ 1388c2ecf20Sopenharmony_ci#define VT1724_MT_AC97_CMD 0x05 /* byte - AC'97 command & status */ 1398c2ecf20Sopenharmony_ci#define VT1724_AC97_COLD 0x80 /* cold reset */ 1408c2ecf20Sopenharmony_ci#define VT1724_AC97_WARM 0x40 /* warm reset */ 1418c2ecf20Sopenharmony_ci#define VT1724_AC97_WRITE 0x20 /* W: write, R: write in progress */ 1428c2ecf20Sopenharmony_ci#define VT1724_AC97_READ 0x10 /* W: read, R: read in progress */ 1438c2ecf20Sopenharmony_ci#define VT1724_AC97_READY 0x08 /* codec ready status bit */ 1448c2ecf20Sopenharmony_ci#define VT1724_AC97_ID_MASK 0x03 /* codec id mask */ 1458c2ecf20Sopenharmony_ci#define VT1724_MT_AC97_DATA 0x06 /* word - AC'97 data */ 1468c2ecf20Sopenharmony_ci#define VT1724_MT_PLAYBACK_ADDR 0x10 /* dword - playback address */ 1478c2ecf20Sopenharmony_ci#define VT1724_MT_PLAYBACK_SIZE 0x14 /* dword - playback size */ 1488c2ecf20Sopenharmony_ci#define VT1724_MT_DMA_CONTROL 0x18 /* byte - control */ 1498c2ecf20Sopenharmony_ci#define VT1724_PDMA4_START 0x80 /* SPDIF out / PDMA4 start */ 1508c2ecf20Sopenharmony_ci#define VT1724_PDMA3_START 0x40 /* PDMA3 start */ 1518c2ecf20Sopenharmony_ci#define VT1724_PDMA2_START 0x20 /* PDMA2 start */ 1528c2ecf20Sopenharmony_ci#define VT1724_PDMA1_START 0x10 /* PDMA1 start */ 1538c2ecf20Sopenharmony_ci#define VT1724_RDMA1_START 0x04 /* RDMA1 start */ 1548c2ecf20Sopenharmony_ci#define VT1724_RDMA0_START 0x02 /* RMDA0 start */ 1558c2ecf20Sopenharmony_ci#define VT1724_PDMA0_START 0x01 /* MC Interleave / PDMA0 start */ 1568c2ecf20Sopenharmony_ci#define VT1724_MT_BURST 0x19 /* Interleaved playback DMA Active streams / PCI burst size */ 1578c2ecf20Sopenharmony_ci#define VT1724_MT_DMA_FIFO_ERR 0x1a /*Global playback and record DMA FIFO Underrun/Overrun */ 1588c2ecf20Sopenharmony_ci#define VT1724_PDMA4_UNDERRUN 0x80 1598c2ecf20Sopenharmony_ci#define VT1724_PDMA2_UNDERRUN 0x40 1608c2ecf20Sopenharmony_ci#define VT1724_PDMA3_UNDERRUN 0x20 1618c2ecf20Sopenharmony_ci#define VT1724_PDMA1_UNDERRUN 0x10 1628c2ecf20Sopenharmony_ci#define VT1724_RDMA1_UNDERRUN 0x04 1638c2ecf20Sopenharmony_ci#define VT1724_RDMA0_UNDERRUN 0x02 1648c2ecf20Sopenharmony_ci#define VT1724_PDMA0_UNDERRUN 0x01 1658c2ecf20Sopenharmony_ci#define VT1724_MT_DMA_PAUSE 0x1b /*Global playback and record DMA FIFO pause/resume */ 1668c2ecf20Sopenharmony_ci#define VT1724_PDMA4_PAUSE 0x80 1678c2ecf20Sopenharmony_ci#define VT1724_PDMA3_PAUSE 0x40 1688c2ecf20Sopenharmony_ci#define VT1724_PDMA2_PAUSE 0x20 1698c2ecf20Sopenharmony_ci#define VT1724_PDMA1_PAUSE 0x10 1708c2ecf20Sopenharmony_ci#define VT1724_RDMA1_PAUSE 0x04 1718c2ecf20Sopenharmony_ci#define VT1724_RDMA0_PAUSE 0x02 1728c2ecf20Sopenharmony_ci#define VT1724_PDMA0_PAUSE 0x01 1738c2ecf20Sopenharmony_ci#define VT1724_MT_PLAYBACK_COUNT 0x1c /* word - playback count */ 1748c2ecf20Sopenharmony_ci#define VT1724_MT_CAPTURE_ADDR 0x20 /* dword - capture address */ 1758c2ecf20Sopenharmony_ci#define VT1724_MT_CAPTURE_SIZE 0x24 /* word - capture size */ 1768c2ecf20Sopenharmony_ci#define VT1724_MT_CAPTURE_COUNT 0x26 /* word - capture count */ 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci#define VT1724_MT_ROUTE_PLAYBACK 0x2c /* word */ 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci#define VT1724_MT_RDMA1_ADDR 0x30 /* dword - RDMA1 capture address */ 1818c2ecf20Sopenharmony_ci#define VT1724_MT_RDMA1_SIZE 0x34 /* word - RDMA1 capture size */ 1828c2ecf20Sopenharmony_ci#define VT1724_MT_RDMA1_COUNT 0x36 /* word - RDMA1 capture count */ 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci#define VT1724_MT_SPDIF_CTRL 0x3c /* word */ 1858c2ecf20Sopenharmony_ci#define VT1724_MT_MONITOR_PEAKINDEX 0x3e /* byte */ 1868c2ecf20Sopenharmony_ci#define VT1724_MT_MONITOR_PEAKDATA 0x3f /* byte */ 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci/* concurrent stereo channels */ 1898c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA4_ADDR 0x40 /* dword */ 1908c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA4_SIZE 0x44 /* word */ 1918c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA4_COUNT 0x46 /* word */ 1928c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA3_ADDR 0x50 /* dword */ 1938c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA3_SIZE 0x54 /* word */ 1948c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA3_COUNT 0x56 /* word */ 1958c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA2_ADDR 0x60 /* dword */ 1968c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA2_SIZE 0x64 /* word */ 1978c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA2_COUNT 0x66 /* word */ 1988c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA1_ADDR 0x70 /* dword */ 1998c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA1_SIZE 0x74 /* word */ 2008c2ecf20Sopenharmony_ci#define VT1724_MT_PDMA1_COUNT 0x76 /* word */ 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ciunsigned char snd_vt1724_read_i2c(struct snd_ice1712 *ice, unsigned char dev, unsigned char addr); 2048c2ecf20Sopenharmony_civoid snd_vt1724_write_i2c(struct snd_ice1712 *ice, unsigned char dev, unsigned char addr, unsigned char data); 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci#endif /* __SOUND_VT1724_H */ 207