18c2ecf20Sopenharmony_ci/****************************************************************************
28c2ecf20Sopenharmony_ci
38c2ecf20Sopenharmony_ci   Copyright Echo Digital Audio Corporation (c) 1998 - 2004
48c2ecf20Sopenharmony_ci   All rights reserved
58c2ecf20Sopenharmony_ci   www.echoaudio.com
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci   This file is part of Echo Digital Audio's generic driver library.
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci   Echo Digital Audio's generic driver library is free software;
108c2ecf20Sopenharmony_ci   you can redistribute it and/or modify it under the terms of
118c2ecf20Sopenharmony_ci   the GNU General Public License as published by the Free Software
128c2ecf20Sopenharmony_ci   Foundation.
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci   This program is distributed in the hope that it will be useful,
158c2ecf20Sopenharmony_ci   but WITHOUT ANY WARRANTY; without even the implied warranty of
168c2ecf20Sopenharmony_ci   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
178c2ecf20Sopenharmony_ci   GNU General Public License for more details.
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci   You should have received a copy of the GNU General Public License
208c2ecf20Sopenharmony_ci   along with this program; if not, write to the Free Software
218c2ecf20Sopenharmony_ci   Foundation, Inc., 59 Temple Place - Suite 330, Boston,
228c2ecf20Sopenharmony_ci   MA  02111-1307, USA.
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci   *************************************************************************
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver
278c2ecf20Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it>
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci****************************************************************************/
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force);
338c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock);
348c2ecf20Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof);
358c2ecf20Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode);
368c2ecf20Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
378c2ecf20Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip);
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
418c2ecf20Sopenharmony_ci{
428c2ecf20Sopenharmony_ci	int err;
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci	if (snd_BUG_ON((subdevice_id & 0xfff0) != MONA))
458c2ecf20Sopenharmony_ci		return -ENODEV;
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	if ((err = init_dsp_comm_page(chip))) {
488c2ecf20Sopenharmony_ci		dev_err(chip->card->dev,
498c2ecf20Sopenharmony_ci			"init_hw - could not initialize DSP comm page\n");
508c2ecf20Sopenharmony_ci		return err;
518c2ecf20Sopenharmony_ci	}
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	chip->device_id = device_id;
548c2ecf20Sopenharmony_ci	chip->subdevice_id = subdevice_id;
558c2ecf20Sopenharmony_ci	chip->bad_board = true;
568c2ecf20Sopenharmony_ci	chip->input_clock_types =
578c2ecf20Sopenharmony_ci		ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
588c2ecf20Sopenharmony_ci		ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT;
598c2ecf20Sopenharmony_ci	chip->digital_modes =
608c2ecf20Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
618c2ecf20Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
628c2ecf20Sopenharmony_ci		ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	/* Mona comes in both '301 and '361 flavors */
658c2ecf20Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361)
668c2ecf20Sopenharmony_ci		chip->dsp_code_to_load = FW_MONA_361_DSP;
678c2ecf20Sopenharmony_ci	else
688c2ecf20Sopenharmony_ci		chip->dsp_code_to_load = FW_MONA_301_DSP;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	if ((err = load_firmware(chip)) < 0)
718c2ecf20Sopenharmony_ci		return err;
728c2ecf20Sopenharmony_ci	chip->bad_board = false;
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	return err;
758c2ecf20Sopenharmony_ci}
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip)
808c2ecf20Sopenharmony_ci{
818c2ecf20Sopenharmony_ci	chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
828c2ecf20Sopenharmony_ci	chip->professional_spdif = false;
838c2ecf20Sopenharmony_ci	chip->digital_in_automute = true;
848c2ecf20Sopenharmony_ci	return init_line_levels(chip);
858c2ecf20Sopenharmony_ci}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip)
908c2ecf20Sopenharmony_ci{
918c2ecf20Sopenharmony_ci	u32 clocks_from_dsp, clock_bits;
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	/* Map the DSP clock detect bits to the generic driver clock
948c2ecf20Sopenharmony_ci	   detect bits */
958c2ecf20Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	clock_bits = ECHO_CLOCK_BIT_INTERNAL;
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
1008c2ecf20Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_SPDIF;
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
1038c2ecf20Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_ADAT;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD)
1068c2ecf20Sopenharmony_ci		clock_bits |= ECHO_CLOCK_BIT_WORD;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	return clock_bits;
1098c2ecf20Sopenharmony_ci}
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci/* Mona has an ASIC on the PCI card and another ASIC in the external box;
1148c2ecf20Sopenharmony_ciboth need to be loaded. */
1158c2ecf20Sopenharmony_cistatic int load_asic(struct echoaudio *chip)
1168c2ecf20Sopenharmony_ci{
1178c2ecf20Sopenharmony_ci	u32 control_reg;
1188c2ecf20Sopenharmony_ci	int err;
1198c2ecf20Sopenharmony_ci	short asic;
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	if (chip->asic_loaded)
1228c2ecf20Sopenharmony_ci		return 0;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	mdelay(10);
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361)
1278c2ecf20Sopenharmony_ci		asic = FW_MONA_361_1_ASIC48;
1288c2ecf20Sopenharmony_ci	else
1298c2ecf20Sopenharmony_ci		asic = FW_MONA_301_1_ASIC48;
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC, asic);
1328c2ecf20Sopenharmony_ci	if (err < 0)
1338c2ecf20Sopenharmony_ci		return err;
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	chip->asic_code = asic;
1368c2ecf20Sopenharmony_ci	mdelay(10);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	/* Do the external one */
1398c2ecf20Sopenharmony_ci	err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_EXTERNAL_ASIC,
1408c2ecf20Sopenharmony_ci				FW_MONA_2_ASIC);
1418c2ecf20Sopenharmony_ci	if (err < 0)
1428c2ecf20Sopenharmony_ci		return err;
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci	mdelay(10);
1458c2ecf20Sopenharmony_ci	err = check_asic_status(chip);
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	/* Set up the control register if the load succeeded -
1488c2ecf20Sopenharmony_ci	   48 kHz, internal clock, S/PDIF RCA mode */
1498c2ecf20Sopenharmony_ci	if (!err) {
1508c2ecf20Sopenharmony_ci		control_reg = GML_CONVERTER_ENABLE | GML_48KHZ;
1518c2ecf20Sopenharmony_ci		err = write_control_reg(chip, control_reg, true);
1528c2ecf20Sopenharmony_ci	}
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	return err;
1558c2ecf20Sopenharmony_ci}
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci/* Depending on what digital mode you want, Mona needs different ASICs
1608c2ecf20Sopenharmony_ciloaded.  This function checks the ASIC needed for the new mode and sees
1618c2ecf20Sopenharmony_ciif it matches the one already loaded. */
1628c2ecf20Sopenharmony_cistatic int switch_asic(struct echoaudio *chip, char double_speed)
1638c2ecf20Sopenharmony_ci{
1648c2ecf20Sopenharmony_ci	int err;
1658c2ecf20Sopenharmony_ci	short asic;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	/* Check the clock detect bits to see if this is
1688c2ecf20Sopenharmony_ci	a single-speed clock or a double-speed clock; load
1698c2ecf20Sopenharmony_ci	a new ASIC if necessary. */
1708c2ecf20Sopenharmony_ci	if (chip->device_id == DEVICE_ID_56361) {
1718c2ecf20Sopenharmony_ci		if (double_speed)
1728c2ecf20Sopenharmony_ci			asic = FW_MONA_361_1_ASIC96;
1738c2ecf20Sopenharmony_ci		else
1748c2ecf20Sopenharmony_ci			asic = FW_MONA_361_1_ASIC48;
1758c2ecf20Sopenharmony_ci	} else {
1768c2ecf20Sopenharmony_ci		if (double_speed)
1778c2ecf20Sopenharmony_ci			asic = FW_MONA_301_1_ASIC96;
1788c2ecf20Sopenharmony_ci		else
1798c2ecf20Sopenharmony_ci			asic = FW_MONA_301_1_ASIC48;
1808c2ecf20Sopenharmony_ci	}
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	if (asic != chip->asic_code) {
1838c2ecf20Sopenharmony_ci		/* Load the desired ASIC */
1848c2ecf20Sopenharmony_ci		err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
1858c2ecf20Sopenharmony_ci					asic);
1868c2ecf20Sopenharmony_ci		if (err < 0)
1878c2ecf20Sopenharmony_ci			return err;
1888c2ecf20Sopenharmony_ci		chip->asic_code = asic;
1898c2ecf20Sopenharmony_ci	}
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	return 0;
1928c2ecf20Sopenharmony_ci}
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	u32 control_reg, clock;
1998c2ecf20Sopenharmony_ci	short asic;
2008c2ecf20Sopenharmony_ci	char force_write;
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	/* Only set the clock for internal mode. */
2038c2ecf20Sopenharmony_ci	if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
2048c2ecf20Sopenharmony_ci		dev_dbg(chip->card->dev,
2058c2ecf20Sopenharmony_ci			"Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
2068c2ecf20Sopenharmony_ci		/* Save the rate anyhow */
2078c2ecf20Sopenharmony_ci		chip->comm_page->sample_rate = cpu_to_le32(rate);
2088c2ecf20Sopenharmony_ci		chip->sample_rate = rate;
2098c2ecf20Sopenharmony_ci		return 0;
2108c2ecf20Sopenharmony_ci	}
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	/* Now, check to see if the required ASIC is loaded */
2138c2ecf20Sopenharmony_ci	if (rate >= 88200) {
2148c2ecf20Sopenharmony_ci		if (chip->digital_mode == DIGITAL_MODE_ADAT)
2158c2ecf20Sopenharmony_ci			return -EINVAL;
2168c2ecf20Sopenharmony_ci		if (chip->device_id == DEVICE_ID_56361)
2178c2ecf20Sopenharmony_ci			asic = FW_MONA_361_1_ASIC96;
2188c2ecf20Sopenharmony_ci		else
2198c2ecf20Sopenharmony_ci			asic = FW_MONA_301_1_ASIC96;
2208c2ecf20Sopenharmony_ci	} else {
2218c2ecf20Sopenharmony_ci		if (chip->device_id == DEVICE_ID_56361)
2228c2ecf20Sopenharmony_ci			asic = FW_MONA_361_1_ASIC48;
2238c2ecf20Sopenharmony_ci		else
2248c2ecf20Sopenharmony_ci			asic = FW_MONA_301_1_ASIC48;
2258c2ecf20Sopenharmony_ci	}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci	force_write = 0;
2288c2ecf20Sopenharmony_ci	if (asic != chip->asic_code) {
2298c2ecf20Sopenharmony_ci		int err;
2308c2ecf20Sopenharmony_ci		/* Load the desired ASIC (load_asic_generic() can sleep) */
2318c2ecf20Sopenharmony_ci		spin_unlock_irq(&chip->lock);
2328c2ecf20Sopenharmony_ci		err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
2338c2ecf20Sopenharmony_ci					asic);
2348c2ecf20Sopenharmony_ci		spin_lock_irq(&chip->lock);
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci		if (err < 0)
2378c2ecf20Sopenharmony_ci			return err;
2388c2ecf20Sopenharmony_ci		chip->asic_code = asic;
2398c2ecf20Sopenharmony_ci		force_write = 1;
2408c2ecf20Sopenharmony_ci	}
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	/* Compute the new control register value */
2438c2ecf20Sopenharmony_ci	clock = 0;
2448c2ecf20Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
2458c2ecf20Sopenharmony_ci	control_reg &= GML_CLOCK_CLEAR_MASK;
2468c2ecf20Sopenharmony_ci	control_reg &= GML_SPDIF_RATE_CLEAR_MASK;
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	switch (rate) {
2498c2ecf20Sopenharmony_ci	case 96000:
2508c2ecf20Sopenharmony_ci		clock = GML_96KHZ;
2518c2ecf20Sopenharmony_ci		break;
2528c2ecf20Sopenharmony_ci	case 88200:
2538c2ecf20Sopenharmony_ci		clock = GML_88KHZ;
2548c2ecf20Sopenharmony_ci		break;
2558c2ecf20Sopenharmony_ci	case 48000:
2568c2ecf20Sopenharmony_ci		clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
2578c2ecf20Sopenharmony_ci		break;
2588c2ecf20Sopenharmony_ci	case 44100:
2598c2ecf20Sopenharmony_ci		clock = GML_44KHZ;
2608c2ecf20Sopenharmony_ci		/* Professional mode */
2618c2ecf20Sopenharmony_ci		if (control_reg & GML_SPDIF_PRO_MODE)
2628c2ecf20Sopenharmony_ci			clock |= GML_SPDIF_SAMPLE_RATE0;
2638c2ecf20Sopenharmony_ci		break;
2648c2ecf20Sopenharmony_ci	case 32000:
2658c2ecf20Sopenharmony_ci		clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
2668c2ecf20Sopenharmony_ci			GML_SPDIF_SAMPLE_RATE1;
2678c2ecf20Sopenharmony_ci		break;
2688c2ecf20Sopenharmony_ci	case 22050:
2698c2ecf20Sopenharmony_ci		clock = GML_22KHZ;
2708c2ecf20Sopenharmony_ci		break;
2718c2ecf20Sopenharmony_ci	case 16000:
2728c2ecf20Sopenharmony_ci		clock = GML_16KHZ;
2738c2ecf20Sopenharmony_ci		break;
2748c2ecf20Sopenharmony_ci	case 11025:
2758c2ecf20Sopenharmony_ci		clock = GML_11KHZ;
2768c2ecf20Sopenharmony_ci		break;
2778c2ecf20Sopenharmony_ci	case 8000:
2788c2ecf20Sopenharmony_ci		clock = GML_8KHZ;
2798c2ecf20Sopenharmony_ci		break;
2808c2ecf20Sopenharmony_ci	default:
2818c2ecf20Sopenharmony_ci		dev_err(chip->card->dev,
2828c2ecf20Sopenharmony_ci			"set_sample_rate: %d invalid!\n", rate);
2838c2ecf20Sopenharmony_ci		return -EINVAL;
2848c2ecf20Sopenharmony_ci	}
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	control_reg |= clock;
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	chip->comm_page->sample_rate = cpu_to_le32(rate);	/* ignored by the DSP */
2898c2ecf20Sopenharmony_ci	chip->sample_rate = rate;
2908c2ecf20Sopenharmony_ci	dev_dbg(chip->card->dev,
2918c2ecf20Sopenharmony_ci		"set_sample_rate: %d clock %d\n", rate, clock);
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	return write_control_reg(chip, control_reg, force_write);
2948c2ecf20Sopenharmony_ci}
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock)
2998c2ecf20Sopenharmony_ci{
3008c2ecf20Sopenharmony_ci	u32 control_reg, clocks_from_dsp;
3018c2ecf20Sopenharmony_ci	int err;
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	/* Mask off the clock select bits */
3048c2ecf20Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register) &
3058c2ecf20Sopenharmony_ci		GML_CLOCK_CLEAR_MASK;
3068c2ecf20Sopenharmony_ci	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_ci	switch (clock) {
3098c2ecf20Sopenharmony_ci	case ECHO_CLOCK_INTERNAL:
3108c2ecf20Sopenharmony_ci		chip->input_clock = ECHO_CLOCK_INTERNAL;
3118c2ecf20Sopenharmony_ci		return set_sample_rate(chip, chip->sample_rate);
3128c2ecf20Sopenharmony_ci	case ECHO_CLOCK_SPDIF:
3138c2ecf20Sopenharmony_ci		if (chip->digital_mode == DIGITAL_MODE_ADAT)
3148c2ecf20Sopenharmony_ci			return -EAGAIN;
3158c2ecf20Sopenharmony_ci		spin_unlock_irq(&chip->lock);
3168c2ecf20Sopenharmony_ci		err = switch_asic(chip, clocks_from_dsp &
3178c2ecf20Sopenharmony_ci				  GML_CLOCK_DETECT_BIT_SPDIF96);
3188c2ecf20Sopenharmony_ci		spin_lock_irq(&chip->lock);
3198c2ecf20Sopenharmony_ci		if (err < 0)
3208c2ecf20Sopenharmony_ci			return err;
3218c2ecf20Sopenharmony_ci		control_reg |= GML_SPDIF_CLOCK;
3228c2ecf20Sopenharmony_ci		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96)
3238c2ecf20Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
3248c2ecf20Sopenharmony_ci		else
3258c2ecf20Sopenharmony_ci			control_reg &= ~GML_DOUBLE_SPEED_MODE;
3268c2ecf20Sopenharmony_ci		break;
3278c2ecf20Sopenharmony_ci	case ECHO_CLOCK_WORD:
3288c2ecf20Sopenharmony_ci		spin_unlock_irq(&chip->lock);
3298c2ecf20Sopenharmony_ci		err = switch_asic(chip, clocks_from_dsp &
3308c2ecf20Sopenharmony_ci				  GML_CLOCK_DETECT_BIT_WORD96);
3318c2ecf20Sopenharmony_ci		spin_lock_irq(&chip->lock);
3328c2ecf20Sopenharmony_ci		if (err < 0)
3338c2ecf20Sopenharmony_ci			return err;
3348c2ecf20Sopenharmony_ci		control_reg |= GML_WORD_CLOCK;
3358c2ecf20Sopenharmony_ci		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96)
3368c2ecf20Sopenharmony_ci			control_reg |= GML_DOUBLE_SPEED_MODE;
3378c2ecf20Sopenharmony_ci		else
3388c2ecf20Sopenharmony_ci			control_reg &= ~GML_DOUBLE_SPEED_MODE;
3398c2ecf20Sopenharmony_ci		break;
3408c2ecf20Sopenharmony_ci	case ECHO_CLOCK_ADAT:
3418c2ecf20Sopenharmony_ci		dev_dbg(chip->card->dev, "Set Mona clock to ADAT\n");
3428c2ecf20Sopenharmony_ci		if (chip->digital_mode != DIGITAL_MODE_ADAT)
3438c2ecf20Sopenharmony_ci			return -EAGAIN;
3448c2ecf20Sopenharmony_ci		control_reg |= GML_ADAT_CLOCK;
3458c2ecf20Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
3468c2ecf20Sopenharmony_ci		break;
3478c2ecf20Sopenharmony_ci	default:
3488c2ecf20Sopenharmony_ci		dev_err(chip->card->dev,
3498c2ecf20Sopenharmony_ci			"Input clock 0x%x not supported for Mona\n", clock);
3508c2ecf20Sopenharmony_ci		return -EINVAL;
3518c2ecf20Sopenharmony_ci	}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	chip->input_clock = clock;
3548c2ecf20Sopenharmony_ci	return write_control_reg(chip, control_reg, true);
3558c2ecf20Sopenharmony_ci}
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
3608c2ecf20Sopenharmony_ci{
3618c2ecf20Sopenharmony_ci	u32 control_reg;
3628c2ecf20Sopenharmony_ci	int err, incompatible_clock;
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci	/* Set clock to "internal" if it's not compatible with the new mode */
3658c2ecf20Sopenharmony_ci	incompatible_clock = false;
3668c2ecf20Sopenharmony_ci	switch (mode) {
3678c2ecf20Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
3688c2ecf20Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
3698c2ecf20Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_ADAT)
3708c2ecf20Sopenharmony_ci			incompatible_clock = true;
3718c2ecf20Sopenharmony_ci		break;
3728c2ecf20Sopenharmony_ci	case DIGITAL_MODE_ADAT:
3738c2ecf20Sopenharmony_ci		if (chip->input_clock == ECHO_CLOCK_SPDIF)
3748c2ecf20Sopenharmony_ci			incompatible_clock = true;
3758c2ecf20Sopenharmony_ci		break;
3768c2ecf20Sopenharmony_ci	default:
3778c2ecf20Sopenharmony_ci		dev_err(chip->card->dev,
3788c2ecf20Sopenharmony_ci			"Digital mode not supported: %d\n", mode);
3798c2ecf20Sopenharmony_ci		return -EINVAL;
3808c2ecf20Sopenharmony_ci	}
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	spin_lock_irq(&chip->lock);
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	if (incompatible_clock) {	/* Switch to 48KHz, internal */
3858c2ecf20Sopenharmony_ci		chip->sample_rate = 48000;
3868c2ecf20Sopenharmony_ci		set_input_clock(chip, ECHO_CLOCK_INTERNAL);
3878c2ecf20Sopenharmony_ci	}
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	/* Clear the current digital mode */
3908c2ecf20Sopenharmony_ci	control_reg = le32_to_cpu(chip->comm_page->control_register);
3918c2ecf20Sopenharmony_ci	control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci	/* Tweak the control reg */
3948c2ecf20Sopenharmony_ci	switch (mode) {
3958c2ecf20Sopenharmony_ci	case DIGITAL_MODE_SPDIF_OPTICAL:
3968c2ecf20Sopenharmony_ci		control_reg |= GML_SPDIF_OPTICAL_MODE;
3978c2ecf20Sopenharmony_ci		break;
3988c2ecf20Sopenharmony_ci	case DIGITAL_MODE_SPDIF_RCA:
3998c2ecf20Sopenharmony_ci		/* GML_SPDIF_OPTICAL_MODE bit cleared */
4008c2ecf20Sopenharmony_ci		break;
4018c2ecf20Sopenharmony_ci	case DIGITAL_MODE_ADAT:
4028c2ecf20Sopenharmony_ci		/* If the current ASIC is the 96KHz ASIC, switch the ASIC
4038c2ecf20Sopenharmony_ci		   and set to 48 KHz */
4048c2ecf20Sopenharmony_ci		if (chip->asic_code == FW_MONA_361_1_ASIC96 ||
4058c2ecf20Sopenharmony_ci		    chip->asic_code == FW_MONA_301_1_ASIC96) {
4068c2ecf20Sopenharmony_ci			set_sample_rate(chip, 48000);
4078c2ecf20Sopenharmony_ci		}
4088c2ecf20Sopenharmony_ci		control_reg |= GML_ADAT_MODE;
4098c2ecf20Sopenharmony_ci		control_reg &= ~GML_DOUBLE_SPEED_MODE;
4108c2ecf20Sopenharmony_ci		break;
4118c2ecf20Sopenharmony_ci	}
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_ci	err = write_control_reg(chip, control_reg, false);
4148c2ecf20Sopenharmony_ci	spin_unlock_irq(&chip->lock);
4158c2ecf20Sopenharmony_ci	if (err < 0)
4168c2ecf20Sopenharmony_ci		return err;
4178c2ecf20Sopenharmony_ci	chip->digital_mode = mode;
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode);
4208c2ecf20Sopenharmony_ci	return incompatible_clock;
4218c2ecf20Sopenharmony_ci}
422