18c2ecf20Sopenharmony_ci/**************************************************************************** 28c2ecf20Sopenharmony_ci 38c2ecf20Sopenharmony_ci Copyright Echo Digital Audio Corporation (c) 1998 - 2004 48c2ecf20Sopenharmony_ci All rights reserved 58c2ecf20Sopenharmony_ci www.echoaudio.com 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci This file is part of Echo Digital Audio's generic driver library. 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci Echo Digital Audio's generic driver library is free software; 108c2ecf20Sopenharmony_ci you can redistribute it and/or modify it under the terms of 118c2ecf20Sopenharmony_ci the GNU General Public License as published by the Free Software Foundation. 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci This program is distributed in the hope that it will be useful, 148c2ecf20Sopenharmony_ci but WITHOUT ANY WARRANTY; without even the implied warranty of 158c2ecf20Sopenharmony_ci MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 168c2ecf20Sopenharmony_ci GNU General Public License for more details. 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci You should have received a copy of the GNU General Public License 198c2ecf20Sopenharmony_ci along with this program; if not, write to the Free Software 208c2ecf20Sopenharmony_ci Foundation, Inc., 59 Temple Place - Suite 330, Boston, 218c2ecf20Sopenharmony_ci MA 02111-1307, USA. 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci ************************************************************************* 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver 268c2ecf20Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it> 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci****************************************************************************/ 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force); 328c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock); 338c2ecf20Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof); 348c2ecf20Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode); 358c2ecf20Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic); 368c2ecf20Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip); 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id) 408c2ecf20Sopenharmony_ci{ 418c2ecf20Sopenharmony_ci int err; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci if (snd_BUG_ON((subdevice_id & 0xfff0) != LAYLA24)) 448c2ecf20Sopenharmony_ci return -ENODEV; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci if ((err = init_dsp_comm_page(chip))) { 478c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 488c2ecf20Sopenharmony_ci "init_hw - could not initialize DSP comm page\n"); 498c2ecf20Sopenharmony_ci return err; 508c2ecf20Sopenharmony_ci } 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci chip->device_id = device_id; 538c2ecf20Sopenharmony_ci chip->subdevice_id = subdevice_id; 548c2ecf20Sopenharmony_ci chip->bad_board = true; 558c2ecf20Sopenharmony_ci chip->has_midi = true; 568c2ecf20Sopenharmony_ci chip->dsp_code_to_load = FW_LAYLA24_DSP; 578c2ecf20Sopenharmony_ci chip->input_clock_types = 588c2ecf20Sopenharmony_ci ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF | 598c2ecf20Sopenharmony_ci ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT; 608c2ecf20Sopenharmony_ci chip->digital_modes = 618c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA | 628c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL | 638c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_ADAT; 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci if ((err = load_firmware(chip)) < 0) 668c2ecf20Sopenharmony_ci return err; 678c2ecf20Sopenharmony_ci chip->bad_board = false; 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci if ((err = init_line_levels(chip)) < 0) 708c2ecf20Sopenharmony_ci return err; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci return err; 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci chip->digital_mode = DIGITAL_MODE_SPDIF_RCA; 808c2ecf20Sopenharmony_ci chip->professional_spdif = false; 818c2ecf20Sopenharmony_ci chip->digital_in_automute = true; 828c2ecf20Sopenharmony_ci return init_line_levels(chip); 838c2ecf20Sopenharmony_ci} 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip) 888c2ecf20Sopenharmony_ci{ 898c2ecf20Sopenharmony_ci u32 clocks_from_dsp, clock_bits; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci /* Map the DSP clock detect bits to the generic driver clock detect bits */ 928c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci clock_bits = ECHO_CLOCK_BIT_INTERNAL; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF) 978c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_SPDIF; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT) 1008c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ADAT; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD) 1038c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_WORD; 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci return clock_bits; 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci/* Layla24 has an ASIC on the PCI card and another ASIC in the external box; 1118c2ecf20Sopenharmony_ciboth need to be loaded. */ 1128c2ecf20Sopenharmony_cistatic int load_asic(struct echoaudio *chip) 1138c2ecf20Sopenharmony_ci{ 1148c2ecf20Sopenharmony_ci int err; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci if (chip->asic_loaded) 1178c2ecf20Sopenharmony_ci return 1; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci /* Give the DSP a few milliseconds to settle down */ 1218c2ecf20Sopenharmony_ci mdelay(10); 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci /* Load the ASIC for the PCI card */ 1248c2ecf20Sopenharmony_ci err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_PCI_CARD_ASIC, 1258c2ecf20Sopenharmony_ci FW_LAYLA24_1_ASIC); 1268c2ecf20Sopenharmony_ci if (err < 0) 1278c2ecf20Sopenharmony_ci return err; 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci chip->asic_code = FW_LAYLA24_2S_ASIC; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci /* Now give the new ASIC a little time to set up */ 1328c2ecf20Sopenharmony_ci mdelay(10); 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci /* Do the external one */ 1358c2ecf20Sopenharmony_ci err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC, 1368c2ecf20Sopenharmony_ci FW_LAYLA24_2S_ASIC); 1378c2ecf20Sopenharmony_ci if (err < 0) 1388c2ecf20Sopenharmony_ci return err; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci /* Now give the external ASIC a little time to set up */ 1418c2ecf20Sopenharmony_ci mdelay(10); 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci /* See if it worked */ 1448c2ecf20Sopenharmony_ci err = check_asic_status(chip); 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci /* Set up the control register if the load succeeded - 1478c2ecf20Sopenharmony_ci 48 kHz, internal clock, S/PDIF RCA mode */ 1488c2ecf20Sopenharmony_ci if (!err) 1498c2ecf20Sopenharmony_ci err = write_control_reg(chip, GML_CONVERTER_ENABLE | GML_48KHZ, 1508c2ecf20Sopenharmony_ci true); 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci return err; 1538c2ecf20Sopenharmony_ci} 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate) 1588c2ecf20Sopenharmony_ci{ 1598c2ecf20Sopenharmony_ci u32 control_reg, clock, base_rate; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (snd_BUG_ON(rate >= 50000 && 1628c2ecf20Sopenharmony_ci chip->digital_mode == DIGITAL_MODE_ADAT)) 1638c2ecf20Sopenharmony_ci return -EINVAL; 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci /* Only set the clock for internal mode. */ 1668c2ecf20Sopenharmony_ci if (chip->input_clock != ECHO_CLOCK_INTERNAL) { 1678c2ecf20Sopenharmony_ci dev_warn(chip->card->dev, 1688c2ecf20Sopenharmony_ci "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n"); 1698c2ecf20Sopenharmony_ci /* Save the rate anyhow */ 1708c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); 1718c2ecf20Sopenharmony_ci chip->sample_rate = rate; 1728c2ecf20Sopenharmony_ci return 0; 1738c2ecf20Sopenharmony_ci } 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci /* Get the control register & clear the appropriate bits */ 1768c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 1778c2ecf20Sopenharmony_ci control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci clock = 0; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci switch (rate) { 1828c2ecf20Sopenharmony_ci case 96000: 1838c2ecf20Sopenharmony_ci clock = GML_96KHZ; 1848c2ecf20Sopenharmony_ci break; 1858c2ecf20Sopenharmony_ci case 88200: 1868c2ecf20Sopenharmony_ci clock = GML_88KHZ; 1878c2ecf20Sopenharmony_ci break; 1888c2ecf20Sopenharmony_ci case 48000: 1898c2ecf20Sopenharmony_ci clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1; 1908c2ecf20Sopenharmony_ci break; 1918c2ecf20Sopenharmony_ci case 44100: 1928c2ecf20Sopenharmony_ci clock = GML_44KHZ; 1938c2ecf20Sopenharmony_ci /* Professional mode */ 1948c2ecf20Sopenharmony_ci if (control_reg & GML_SPDIF_PRO_MODE) 1958c2ecf20Sopenharmony_ci clock |= GML_SPDIF_SAMPLE_RATE0; 1968c2ecf20Sopenharmony_ci break; 1978c2ecf20Sopenharmony_ci case 32000: 1988c2ecf20Sopenharmony_ci clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 | 1998c2ecf20Sopenharmony_ci GML_SPDIF_SAMPLE_RATE1; 2008c2ecf20Sopenharmony_ci break; 2018c2ecf20Sopenharmony_ci case 22050: 2028c2ecf20Sopenharmony_ci clock = GML_22KHZ; 2038c2ecf20Sopenharmony_ci break; 2048c2ecf20Sopenharmony_ci case 16000: 2058c2ecf20Sopenharmony_ci clock = GML_16KHZ; 2068c2ecf20Sopenharmony_ci break; 2078c2ecf20Sopenharmony_ci case 11025: 2088c2ecf20Sopenharmony_ci clock = GML_11KHZ; 2098c2ecf20Sopenharmony_ci break; 2108c2ecf20Sopenharmony_ci case 8000: 2118c2ecf20Sopenharmony_ci clock = GML_8KHZ; 2128c2ecf20Sopenharmony_ci break; 2138c2ecf20Sopenharmony_ci default: 2148c2ecf20Sopenharmony_ci /* If this is a non-standard rate, then the driver needs to 2158c2ecf20Sopenharmony_ci use Layla24's special "continuous frequency" mode */ 2168c2ecf20Sopenharmony_ci clock = LAYLA24_CONTINUOUS_CLOCK; 2178c2ecf20Sopenharmony_ci if (rate > 50000) { 2188c2ecf20Sopenharmony_ci base_rate = rate >> 1; 2198c2ecf20Sopenharmony_ci control_reg |= GML_DOUBLE_SPEED_MODE; 2208c2ecf20Sopenharmony_ci } else { 2218c2ecf20Sopenharmony_ci base_rate = rate; 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci if (base_rate < 25000) 2258c2ecf20Sopenharmony_ci base_rate = 25000; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci if (wait_handshake(chip)) 2288c2ecf20Sopenharmony_ci return -EIO; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = 2318c2ecf20Sopenharmony_ci cpu_to_le32(LAYLA24_MAGIC_NUMBER / base_rate - 2); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci clear_handshake(chip); 2348c2ecf20Sopenharmony_ci send_vector(chip, DSP_VC_SET_LAYLA24_FREQUENCY_REG); 2358c2ecf20Sopenharmony_ci } 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci control_reg |= clock; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP ? */ 2408c2ecf20Sopenharmony_ci chip->sample_rate = rate; 2418c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, 2428c2ecf20Sopenharmony_ci "set_sample_rate: %d clock %d\n", rate, control_reg); 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, false); 2458c2ecf20Sopenharmony_ci} 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock) 2508c2ecf20Sopenharmony_ci{ 2518c2ecf20Sopenharmony_ci u32 control_reg, clocks_from_dsp; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci /* Mask off the clock select bits */ 2548c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register) & 2558c2ecf20Sopenharmony_ci GML_CLOCK_CLEAR_MASK; 2568c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci /* Pick the new clock */ 2598c2ecf20Sopenharmony_ci switch (clock) { 2608c2ecf20Sopenharmony_ci case ECHO_CLOCK_INTERNAL: 2618c2ecf20Sopenharmony_ci chip->input_clock = ECHO_CLOCK_INTERNAL; 2628c2ecf20Sopenharmony_ci return set_sample_rate(chip, chip->sample_rate); 2638c2ecf20Sopenharmony_ci case ECHO_CLOCK_SPDIF: 2648c2ecf20Sopenharmony_ci if (chip->digital_mode == DIGITAL_MODE_ADAT) 2658c2ecf20Sopenharmony_ci return -EAGAIN; 2668c2ecf20Sopenharmony_ci control_reg |= GML_SPDIF_CLOCK; 2678c2ecf20Sopenharmony_ci /* Layla24 doesn't support 96KHz S/PDIF */ 2688c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2698c2ecf20Sopenharmony_ci break; 2708c2ecf20Sopenharmony_ci case ECHO_CLOCK_WORD: 2718c2ecf20Sopenharmony_ci control_reg |= GML_WORD_CLOCK; 2728c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96) 2738c2ecf20Sopenharmony_ci control_reg |= GML_DOUBLE_SPEED_MODE; 2748c2ecf20Sopenharmony_ci else 2758c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2768c2ecf20Sopenharmony_ci break; 2778c2ecf20Sopenharmony_ci case ECHO_CLOCK_ADAT: 2788c2ecf20Sopenharmony_ci if (chip->digital_mode != DIGITAL_MODE_ADAT) 2798c2ecf20Sopenharmony_ci return -EAGAIN; 2808c2ecf20Sopenharmony_ci control_reg |= GML_ADAT_CLOCK; 2818c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2828c2ecf20Sopenharmony_ci break; 2838c2ecf20Sopenharmony_ci default: 2848c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 2858c2ecf20Sopenharmony_ci "Input clock 0x%x not supported for Layla24\n", clock); 2868c2ecf20Sopenharmony_ci return -EINVAL; 2878c2ecf20Sopenharmony_ci } 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci chip->input_clock = clock; 2908c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, true); 2918c2ecf20Sopenharmony_ci} 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci/* Depending on what digital mode you want, Layla24 needs different ASICs 2968c2ecf20Sopenharmony_ciloaded. This function checks the ASIC needed for the new mode and sees 2978c2ecf20Sopenharmony_ciif it matches the one already loaded. */ 2988c2ecf20Sopenharmony_cistatic int switch_asic(struct echoaudio *chip, short asic) 2998c2ecf20Sopenharmony_ci{ 3008c2ecf20Sopenharmony_ci s8 *monitors; 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci /* Check to see if this is already loaded */ 3038c2ecf20Sopenharmony_ci if (asic != chip->asic_code) { 3048c2ecf20Sopenharmony_ci monitors = kmemdup(chip->comm_page->monitors, 3058c2ecf20Sopenharmony_ci MONITOR_ARRAY_SIZE, GFP_KERNEL); 3068c2ecf20Sopenharmony_ci if (! monitors) 3078c2ecf20Sopenharmony_ci return -ENOMEM; 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci memset(chip->comm_page->monitors, ECHOGAIN_MUTED, 3108c2ecf20Sopenharmony_ci MONITOR_ARRAY_SIZE); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci /* Load the desired ASIC */ 3138c2ecf20Sopenharmony_ci if (load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC, 3148c2ecf20Sopenharmony_ci asic) < 0) { 3158c2ecf20Sopenharmony_ci memcpy(chip->comm_page->monitors, monitors, 3168c2ecf20Sopenharmony_ci MONITOR_ARRAY_SIZE); 3178c2ecf20Sopenharmony_ci kfree(monitors); 3188c2ecf20Sopenharmony_ci return -EIO; 3198c2ecf20Sopenharmony_ci } 3208c2ecf20Sopenharmony_ci chip->asic_code = asic; 3218c2ecf20Sopenharmony_ci memcpy(chip->comm_page->monitors, monitors, MONITOR_ARRAY_SIZE); 3228c2ecf20Sopenharmony_ci kfree(monitors); 3238c2ecf20Sopenharmony_ci } 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci return 0; 3268c2ecf20Sopenharmony_ci} 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode) 3318c2ecf20Sopenharmony_ci{ 3328c2ecf20Sopenharmony_ci u32 control_reg; 3338c2ecf20Sopenharmony_ci int err, incompatible_clock; 3348c2ecf20Sopenharmony_ci short asic; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci /* Set clock to "internal" if it's not compatible with the new mode */ 3378c2ecf20Sopenharmony_ci incompatible_clock = false; 3388c2ecf20Sopenharmony_ci switch (mode) { 3398c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 3408c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 3418c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_ADAT) 3428c2ecf20Sopenharmony_ci incompatible_clock = true; 3438c2ecf20Sopenharmony_ci asic = FW_LAYLA24_2S_ASIC; 3448c2ecf20Sopenharmony_ci break; 3458c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 3468c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_SPDIF) 3478c2ecf20Sopenharmony_ci incompatible_clock = true; 3488c2ecf20Sopenharmony_ci asic = FW_LAYLA24_2A_ASIC; 3498c2ecf20Sopenharmony_ci break; 3508c2ecf20Sopenharmony_ci default: 3518c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 3528c2ecf20Sopenharmony_ci "Digital mode not supported: %d\n", mode); 3538c2ecf20Sopenharmony_ci return -EINVAL; 3548c2ecf20Sopenharmony_ci } 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci if (incompatible_clock) { /* Switch to 48KHz, internal */ 3578c2ecf20Sopenharmony_ci chip->sample_rate = 48000; 3588c2ecf20Sopenharmony_ci spin_lock_irq(&chip->lock); 3598c2ecf20Sopenharmony_ci set_input_clock(chip, ECHO_CLOCK_INTERNAL); 3608c2ecf20Sopenharmony_ci spin_unlock_irq(&chip->lock); 3618c2ecf20Sopenharmony_ci } 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci /* switch_asic() can sleep */ 3648c2ecf20Sopenharmony_ci if (switch_asic(chip, asic) < 0) 3658c2ecf20Sopenharmony_ci return -EIO; 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci spin_lock_irq(&chip->lock); 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci /* Tweak the control register */ 3708c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 3718c2ecf20Sopenharmony_ci control_reg &= GML_DIGITAL_MODE_CLEAR_MASK; 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci switch (mode) { 3748c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 3758c2ecf20Sopenharmony_ci control_reg |= GML_SPDIF_OPTICAL_MODE; 3768c2ecf20Sopenharmony_ci break; 3778c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 3788c2ecf20Sopenharmony_ci /* GML_SPDIF_OPTICAL_MODE bit cleared */ 3798c2ecf20Sopenharmony_ci break; 3808c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 3818c2ecf20Sopenharmony_ci control_reg |= GML_ADAT_MODE; 3828c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 3838c2ecf20Sopenharmony_ci break; 3848c2ecf20Sopenharmony_ci } 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci err = write_control_reg(chip, control_reg, true); 3878c2ecf20Sopenharmony_ci spin_unlock_irq(&chip->lock); 3888c2ecf20Sopenharmony_ci if (err < 0) 3898c2ecf20Sopenharmony_ci return err; 3908c2ecf20Sopenharmony_ci chip->digital_mode = mode; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode); 3938c2ecf20Sopenharmony_ci return incompatible_clock; 3948c2ecf20Sopenharmony_ci} 395