18c2ecf20Sopenharmony_ci/**************************************************************************** 28c2ecf20Sopenharmony_ci 38c2ecf20Sopenharmony_ci Copyright Echo Digital Audio Corporation (c) 1998 - 2004 48c2ecf20Sopenharmony_ci All rights reserved 58c2ecf20Sopenharmony_ci www.echoaudio.com 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci This file is part of Echo Digital Audio's generic driver library. 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci Echo Digital Audio's generic driver library is free software; 108c2ecf20Sopenharmony_ci you can redistribute it and/or modify it under the terms of 118c2ecf20Sopenharmony_ci the GNU General Public License as published by the Free Software 128c2ecf20Sopenharmony_ci Foundation. 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci This program is distributed in the hope that it will be useful, 158c2ecf20Sopenharmony_ci but WITHOUT ANY WARRANTY; without even the implied warranty of 168c2ecf20Sopenharmony_ci MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 178c2ecf20Sopenharmony_ci GNU General Public License for more details. 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci You should have received a copy of the GNU General Public License 208c2ecf20Sopenharmony_ci along with this program; if not, write to the Free Software 218c2ecf20Sopenharmony_ci Foundation, Inc., 59 Temple Place - Suite 330, Boston, 228c2ecf20Sopenharmony_ci MA 02111-1307, USA. 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci ************************************************************************* 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver 278c2ecf20Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it> 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci****************************************************************************/ 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 value, char force); 338c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock); 348c2ecf20Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof); 358c2ecf20Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode); 368c2ecf20Sopenharmony_cistatic int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic); 378c2ecf20Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip); 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistatic int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id) 418c2ecf20Sopenharmony_ci{ 428c2ecf20Sopenharmony_ci int err; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci if (snd_BUG_ON((subdevice_id & 0xfff0) != GINA24)) 458c2ecf20Sopenharmony_ci return -ENODEV; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci if ((err = init_dsp_comm_page(chip))) { 488c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 498c2ecf20Sopenharmony_ci "init_hw - could not initialize DSP comm page\n"); 508c2ecf20Sopenharmony_ci return err; 518c2ecf20Sopenharmony_ci } 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci chip->device_id = device_id; 548c2ecf20Sopenharmony_ci chip->subdevice_id = subdevice_id; 558c2ecf20Sopenharmony_ci chip->bad_board = true; 568c2ecf20Sopenharmony_ci chip->input_clock_types = 578c2ecf20Sopenharmony_ci ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF | 588c2ecf20Sopenharmony_ci ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96 | 598c2ecf20Sopenharmony_ci ECHO_CLOCK_BIT_ADAT; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci /* Gina24 comes in both '301 and '361 flavors */ 628c2ecf20Sopenharmony_ci if (chip->device_id == DEVICE_ID_56361) { 638c2ecf20Sopenharmony_ci chip->dsp_code_to_load = FW_GINA24_361_DSP; 648c2ecf20Sopenharmony_ci chip->digital_modes = 658c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA | 668c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL | 678c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_ADAT; 688c2ecf20Sopenharmony_ci } else { 698c2ecf20Sopenharmony_ci chip->dsp_code_to_load = FW_GINA24_301_DSP; 708c2ecf20Sopenharmony_ci chip->digital_modes = 718c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA | 728c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL | 738c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_ADAT | 748c2ecf20Sopenharmony_ci ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_CDROM; 758c2ecf20Sopenharmony_ci } 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci if ((err = load_firmware(chip)) < 0) 788c2ecf20Sopenharmony_ci return err; 798c2ecf20Sopenharmony_ci chip->bad_board = false; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci return err; 828c2ecf20Sopenharmony_ci} 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic int set_mixer_defaults(struct echoaudio *chip) 878c2ecf20Sopenharmony_ci{ 888c2ecf20Sopenharmony_ci chip->digital_mode = DIGITAL_MODE_SPDIF_RCA; 898c2ecf20Sopenharmony_ci chip->professional_spdif = false; 908c2ecf20Sopenharmony_ci chip->digital_in_automute = true; 918c2ecf20Sopenharmony_ci return init_line_levels(chip); 928c2ecf20Sopenharmony_ci} 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip) 978c2ecf20Sopenharmony_ci{ 988c2ecf20Sopenharmony_ci u32 clocks_from_dsp, clock_bits; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci /* Map the DSP clock detect bits to the generic driver clock 1018c2ecf20Sopenharmony_ci detect bits */ 1028c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci clock_bits = ECHO_CLOCK_BIT_INTERNAL; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF) 1078c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_SPDIF; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT) 1108c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ADAT; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ESYNC) 1138c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci return clock_bits; 1168c2ecf20Sopenharmony_ci} 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/* Gina24 has an ASIC on the PCI card which must be loaded for anything 1218c2ecf20Sopenharmony_ciinteresting to happen. */ 1228c2ecf20Sopenharmony_cistatic int load_asic(struct echoaudio *chip) 1238c2ecf20Sopenharmony_ci{ 1248c2ecf20Sopenharmony_ci u32 control_reg; 1258c2ecf20Sopenharmony_ci int err; 1268c2ecf20Sopenharmony_ci short asic; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci if (chip->asic_loaded) 1298c2ecf20Sopenharmony_ci return 1; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci /* Give the DSP a few milliseconds to settle down */ 1328c2ecf20Sopenharmony_ci mdelay(10); 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci /* Pick the correct ASIC for '301 or '361 Gina24 */ 1358c2ecf20Sopenharmony_ci if (chip->device_id == DEVICE_ID_56361) 1368c2ecf20Sopenharmony_ci asic = FW_GINA24_361_ASIC; 1378c2ecf20Sopenharmony_ci else 1388c2ecf20Sopenharmony_ci asic = FW_GINA24_301_ASIC; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci err = load_asic_generic(chip, DSP_FNC_LOAD_GINA24_ASIC, asic); 1418c2ecf20Sopenharmony_ci if (err < 0) 1428c2ecf20Sopenharmony_ci return err; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci chip->asic_code = asic; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci /* Now give the new ASIC a little time to set up */ 1478c2ecf20Sopenharmony_ci mdelay(10); 1488c2ecf20Sopenharmony_ci /* See if it worked */ 1498c2ecf20Sopenharmony_ci err = check_asic_status(chip); 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci /* Set up the control register if the load succeeded - 1528c2ecf20Sopenharmony_ci 48 kHz, internal clock, S/PDIF RCA mode */ 1538c2ecf20Sopenharmony_ci if (!err) { 1548c2ecf20Sopenharmony_ci control_reg = GML_CONVERTER_ENABLE | GML_48KHZ; 1558c2ecf20Sopenharmony_ci err = write_control_reg(chip, control_reg, true); 1568c2ecf20Sopenharmony_ci } 1578c2ecf20Sopenharmony_ci return err; 1588c2ecf20Sopenharmony_ci} 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate) 1638c2ecf20Sopenharmony_ci{ 1648c2ecf20Sopenharmony_ci u32 control_reg, clock; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci if (snd_BUG_ON(rate >= 50000 && 1678c2ecf20Sopenharmony_ci chip->digital_mode == DIGITAL_MODE_ADAT)) 1688c2ecf20Sopenharmony_ci return -EINVAL; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci /* Only set the clock for internal mode. */ 1718c2ecf20Sopenharmony_ci if (chip->input_clock != ECHO_CLOCK_INTERNAL) { 1728c2ecf20Sopenharmony_ci dev_warn(chip->card->dev, 1738c2ecf20Sopenharmony_ci "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n"); 1748c2ecf20Sopenharmony_ci /* Save the rate anyhow */ 1758c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); 1768c2ecf20Sopenharmony_ci chip->sample_rate = rate; 1778c2ecf20Sopenharmony_ci return 0; 1788c2ecf20Sopenharmony_ci } 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci clock = 0; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 1838c2ecf20Sopenharmony_ci control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci switch (rate) { 1868c2ecf20Sopenharmony_ci case 96000: 1878c2ecf20Sopenharmony_ci clock = GML_96KHZ; 1888c2ecf20Sopenharmony_ci break; 1898c2ecf20Sopenharmony_ci case 88200: 1908c2ecf20Sopenharmony_ci clock = GML_88KHZ; 1918c2ecf20Sopenharmony_ci break; 1928c2ecf20Sopenharmony_ci case 48000: 1938c2ecf20Sopenharmony_ci clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1; 1948c2ecf20Sopenharmony_ci break; 1958c2ecf20Sopenharmony_ci case 44100: 1968c2ecf20Sopenharmony_ci clock = GML_44KHZ; 1978c2ecf20Sopenharmony_ci /* Professional mode ? */ 1988c2ecf20Sopenharmony_ci if (control_reg & GML_SPDIF_PRO_MODE) 1998c2ecf20Sopenharmony_ci clock |= GML_SPDIF_SAMPLE_RATE0; 2008c2ecf20Sopenharmony_ci break; 2018c2ecf20Sopenharmony_ci case 32000: 2028c2ecf20Sopenharmony_ci clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 | 2038c2ecf20Sopenharmony_ci GML_SPDIF_SAMPLE_RATE1; 2048c2ecf20Sopenharmony_ci break; 2058c2ecf20Sopenharmony_ci case 22050: 2068c2ecf20Sopenharmony_ci clock = GML_22KHZ; 2078c2ecf20Sopenharmony_ci break; 2088c2ecf20Sopenharmony_ci case 16000: 2098c2ecf20Sopenharmony_ci clock = GML_16KHZ; 2108c2ecf20Sopenharmony_ci break; 2118c2ecf20Sopenharmony_ci case 11025: 2128c2ecf20Sopenharmony_ci clock = GML_11KHZ; 2138c2ecf20Sopenharmony_ci break; 2148c2ecf20Sopenharmony_ci case 8000: 2158c2ecf20Sopenharmony_ci clock = GML_8KHZ; 2168c2ecf20Sopenharmony_ci break; 2178c2ecf20Sopenharmony_ci default: 2188c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 2198c2ecf20Sopenharmony_ci "set_sample_rate: %d invalid!\n", rate); 2208c2ecf20Sopenharmony_ci return -EINVAL; 2218c2ecf20Sopenharmony_ci } 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci control_reg |= clock; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP */ 2268c2ecf20Sopenharmony_ci chip->sample_rate = rate; 2278c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, "set_sample_rate: %d clock %d\n", rate, clock); 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, false); 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock) 2358c2ecf20Sopenharmony_ci{ 2368c2ecf20Sopenharmony_ci u32 control_reg, clocks_from_dsp; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* Mask off the clock select bits */ 2408c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register) & 2418c2ecf20Sopenharmony_ci GML_CLOCK_CLEAR_MASK; 2428c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci switch (clock) { 2458c2ecf20Sopenharmony_ci case ECHO_CLOCK_INTERNAL: 2468c2ecf20Sopenharmony_ci chip->input_clock = ECHO_CLOCK_INTERNAL; 2478c2ecf20Sopenharmony_ci return set_sample_rate(chip, chip->sample_rate); 2488c2ecf20Sopenharmony_ci case ECHO_CLOCK_SPDIF: 2498c2ecf20Sopenharmony_ci if (chip->digital_mode == DIGITAL_MODE_ADAT) 2508c2ecf20Sopenharmony_ci return -EAGAIN; 2518c2ecf20Sopenharmony_ci control_reg |= GML_SPDIF_CLOCK; 2528c2ecf20Sopenharmony_ci if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96) 2538c2ecf20Sopenharmony_ci control_reg |= GML_DOUBLE_SPEED_MODE; 2548c2ecf20Sopenharmony_ci else 2558c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2568c2ecf20Sopenharmony_ci break; 2578c2ecf20Sopenharmony_ci case ECHO_CLOCK_ADAT: 2588c2ecf20Sopenharmony_ci if (chip->digital_mode != DIGITAL_MODE_ADAT) 2598c2ecf20Sopenharmony_ci return -EAGAIN; 2608c2ecf20Sopenharmony_ci control_reg |= GML_ADAT_CLOCK; 2618c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2628c2ecf20Sopenharmony_ci break; 2638c2ecf20Sopenharmony_ci case ECHO_CLOCK_ESYNC: 2648c2ecf20Sopenharmony_ci control_reg |= GML_ESYNC_CLOCK; 2658c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 2668c2ecf20Sopenharmony_ci break; 2678c2ecf20Sopenharmony_ci case ECHO_CLOCK_ESYNC96: 2688c2ecf20Sopenharmony_ci control_reg |= GML_ESYNC_CLOCK | GML_DOUBLE_SPEED_MODE; 2698c2ecf20Sopenharmony_ci break; 2708c2ecf20Sopenharmony_ci default: 2718c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 2728c2ecf20Sopenharmony_ci "Input clock 0x%x not supported for Gina24\n", clock); 2738c2ecf20Sopenharmony_ci return -EINVAL; 2748c2ecf20Sopenharmony_ci } 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci chip->input_clock = clock; 2778c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, true); 2788c2ecf20Sopenharmony_ci} 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode) 2838c2ecf20Sopenharmony_ci{ 2848c2ecf20Sopenharmony_ci u32 control_reg; 2858c2ecf20Sopenharmony_ci int err, incompatible_clock; 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci /* Set clock to "internal" if it's not compatible with the new mode */ 2888c2ecf20Sopenharmony_ci incompatible_clock = false; 2898c2ecf20Sopenharmony_ci switch (mode) { 2908c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 2918c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_CDROM: 2928c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 2938c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_ADAT) 2948c2ecf20Sopenharmony_ci incompatible_clock = true; 2958c2ecf20Sopenharmony_ci break; 2968c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 2978c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_SPDIF) 2988c2ecf20Sopenharmony_ci incompatible_clock = true; 2998c2ecf20Sopenharmony_ci break; 3008c2ecf20Sopenharmony_ci default: 3018c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 3028c2ecf20Sopenharmony_ci "Digital mode not supported: %d\n", mode); 3038c2ecf20Sopenharmony_ci return -EINVAL; 3048c2ecf20Sopenharmony_ci } 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci spin_lock_irq(&chip->lock); 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci if (incompatible_clock) { /* Switch to 48KHz, internal */ 3098c2ecf20Sopenharmony_ci chip->sample_rate = 48000; 3108c2ecf20Sopenharmony_ci set_input_clock(chip, ECHO_CLOCK_INTERNAL); 3118c2ecf20Sopenharmony_ci } 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci /* Clear the current digital mode */ 3148c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 3158c2ecf20Sopenharmony_ci control_reg &= GML_DIGITAL_MODE_CLEAR_MASK; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci /* Tweak the control reg */ 3188c2ecf20Sopenharmony_ci switch (mode) { 3198c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 3208c2ecf20Sopenharmony_ci control_reg |= GML_SPDIF_OPTICAL_MODE; 3218c2ecf20Sopenharmony_ci break; 3228c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_CDROM: 3238c2ecf20Sopenharmony_ci /* '361 Gina24 cards do not have the S/PDIF CD-ROM mode */ 3248c2ecf20Sopenharmony_ci if (chip->device_id == DEVICE_ID_56301) 3258c2ecf20Sopenharmony_ci control_reg |= GML_SPDIF_CDROM_MODE; 3268c2ecf20Sopenharmony_ci break; 3278c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 3288c2ecf20Sopenharmony_ci /* GML_SPDIF_OPTICAL_MODE bit cleared */ 3298c2ecf20Sopenharmony_ci break; 3308c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 3318c2ecf20Sopenharmony_ci control_reg |= GML_ADAT_MODE; 3328c2ecf20Sopenharmony_ci control_reg &= ~GML_DOUBLE_SPEED_MODE; 3338c2ecf20Sopenharmony_ci break; 3348c2ecf20Sopenharmony_ci } 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci err = write_control_reg(chip, control_reg, true); 3378c2ecf20Sopenharmony_ci spin_unlock_irq(&chip->lock); 3388c2ecf20Sopenharmony_ci if (err < 0) 3398c2ecf20Sopenharmony_ci return err; 3408c2ecf20Sopenharmony_ci chip->digital_mode = mode; 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, 3438c2ecf20Sopenharmony_ci "set_digital_mode to %d\n", chip->digital_mode); 3448c2ecf20Sopenharmony_ci return incompatible_clock; 3458c2ecf20Sopenharmony_ci} 346