18c2ecf20Sopenharmony_ci/**************************************************************************** 28c2ecf20Sopenharmony_ci 38c2ecf20Sopenharmony_ci Copyright Echo Digital Audio Corporation (c) 1998 - 2004 48c2ecf20Sopenharmony_ci All rights reserved 58c2ecf20Sopenharmony_ci www.echoaudio.com 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci This file is part of Echo Digital Audio's generic driver library. 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci Echo Digital Audio's generic driver library is free software; 108c2ecf20Sopenharmony_ci you can redistribute it and/or modify it under the terms of 118c2ecf20Sopenharmony_ci the GNU General Public License as published by the Free Software 128c2ecf20Sopenharmony_ci Foundation. 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci This program is distributed in the hope that it will be useful, 158c2ecf20Sopenharmony_ci but WITHOUT ANY WARRANTY; without even the implied warranty of 168c2ecf20Sopenharmony_ci MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 178c2ecf20Sopenharmony_ci GNU General Public License for more details. 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci You should have received a copy of the GNU General Public License 208c2ecf20Sopenharmony_ci along with this program; if not, write to the Free Software 218c2ecf20Sopenharmony_ci Foundation, Inc., 59 Temple Place - Suite 330, Boston, 228c2ecf20Sopenharmony_ci MA 02111-1307, USA. 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci ************************************************************************* 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci Translation from C++ and adaptation for use in ALSA-Driver 278c2ecf20Sopenharmony_ci were made by Giuliano Pochini <pochini@shiny.it> 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci****************************************************************************/ 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/* These functions are common for all "3G" cards */ 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic int check_asic_status(struct echoaudio *chip) 378c2ecf20Sopenharmony_ci{ 388c2ecf20Sopenharmony_ci u32 box_status; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci if (wait_handshake(chip)) 418c2ecf20Sopenharmony_ci return -EIO; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci chip->comm_page->ext_box_status = cpu_to_le32(E3G_ASIC_NOT_LOADED); 448c2ecf20Sopenharmony_ci chip->asic_loaded = false; 458c2ecf20Sopenharmony_ci clear_handshake(chip); 468c2ecf20Sopenharmony_ci send_vector(chip, DSP_VC_TEST_ASIC); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci if (wait_handshake(chip)) { 498c2ecf20Sopenharmony_ci chip->dsp_code = NULL; 508c2ecf20Sopenharmony_ci return -EIO; 518c2ecf20Sopenharmony_ci } 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci box_status = le32_to_cpu(chip->comm_page->ext_box_status); 548c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, "box_status=%x\n", box_status); 558c2ecf20Sopenharmony_ci if (box_status == E3G_ASIC_NOT_LOADED) 568c2ecf20Sopenharmony_ci return -ENODEV; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci chip->asic_loaded = true; 598c2ecf20Sopenharmony_ci return box_status & E3G_BOX_TYPE_MASK; 608c2ecf20Sopenharmony_ci} 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic inline u32 get_frq_reg(struct echoaudio *chip) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci return le32_to_cpu(chip->comm_page->e3g_frq_register); 678c2ecf20Sopenharmony_ci} 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci/* Most configuration of 3G cards is accomplished by writing the control 728c2ecf20Sopenharmony_ciregister. write_control_reg sends the new control register value to the DSP. */ 738c2ecf20Sopenharmony_cistatic int write_control_reg(struct echoaudio *chip, u32 ctl, u32 frq, 748c2ecf20Sopenharmony_ci char force) 758c2ecf20Sopenharmony_ci{ 768c2ecf20Sopenharmony_ci __le32 ctl_reg, frq_reg; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci if (wait_handshake(chip)) 798c2ecf20Sopenharmony_ci return -EIO; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, 828c2ecf20Sopenharmony_ci "WriteControlReg: Setting 0x%x, 0x%x\n", ctl, frq); 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci ctl_reg = cpu_to_le32(ctl); 858c2ecf20Sopenharmony_ci frq_reg = cpu_to_le32(frq); 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci if (ctl_reg != chip->comm_page->control_register || 888c2ecf20Sopenharmony_ci frq_reg != chip->comm_page->e3g_frq_register || force) { 898c2ecf20Sopenharmony_ci chip->comm_page->e3g_frq_register = frq_reg; 908c2ecf20Sopenharmony_ci chip->comm_page->control_register = ctl_reg; 918c2ecf20Sopenharmony_ci clear_handshake(chip); 928c2ecf20Sopenharmony_ci return send_vector(chip, DSP_VC_WRITE_CONTROL_REG); 938c2ecf20Sopenharmony_ci } 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, "WriteControlReg: not written, no change\n"); 968c2ecf20Sopenharmony_ci return 0; 978c2ecf20Sopenharmony_ci} 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci/* Set the digital mode - currently for Gina24, Layla24, Mona, 3G */ 1028c2ecf20Sopenharmony_cistatic int set_digital_mode(struct echoaudio *chip, u8 mode) 1038c2ecf20Sopenharmony_ci{ 1048c2ecf20Sopenharmony_ci u8 previous_mode; 1058c2ecf20Sopenharmony_ci int err, i, o; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci /* All audio channels must be closed before changing the digital mode */ 1088c2ecf20Sopenharmony_ci if (snd_BUG_ON(chip->pipe_alloc_mask)) 1098c2ecf20Sopenharmony_ci return -EAGAIN; 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci if (snd_BUG_ON(!(chip->digital_modes & (1 << mode)))) 1128c2ecf20Sopenharmony_ci return -EINVAL; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci previous_mode = chip->digital_mode; 1158c2ecf20Sopenharmony_ci err = dsp_set_digital_mode(chip, mode); 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci /* If we successfully changed the digital mode from or to ADAT, 1188c2ecf20Sopenharmony_ci * then make sure all output, input and monitor levels are 1198c2ecf20Sopenharmony_ci * updated by the DSP comm object. */ 1208c2ecf20Sopenharmony_ci if (err >= 0 && previous_mode != mode && 1218c2ecf20Sopenharmony_ci (previous_mode == DIGITAL_MODE_ADAT || mode == DIGITAL_MODE_ADAT)) { 1228c2ecf20Sopenharmony_ci spin_lock_irq(&chip->lock); 1238c2ecf20Sopenharmony_ci for (o = 0; o < num_busses_out(chip); o++) 1248c2ecf20Sopenharmony_ci for (i = 0; i < num_busses_in(chip); i++) 1258c2ecf20Sopenharmony_ci set_monitor_gain(chip, o, i, 1268c2ecf20Sopenharmony_ci chip->monitor_gain[o][i]); 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci#ifdef ECHOCARD_HAS_INPUT_GAIN 1298c2ecf20Sopenharmony_ci for (i = 0; i < num_busses_in(chip); i++) 1308c2ecf20Sopenharmony_ci set_input_gain(chip, i, chip->input_gain[i]); 1318c2ecf20Sopenharmony_ci update_input_line_level(chip); 1328c2ecf20Sopenharmony_ci#endif 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci for (o = 0; o < num_busses_out(chip); o++) 1358c2ecf20Sopenharmony_ci set_output_gain(chip, o, chip->output_gain[o]); 1368c2ecf20Sopenharmony_ci update_output_line_level(chip); 1378c2ecf20Sopenharmony_ci spin_unlock_irq(&chip->lock); 1388c2ecf20Sopenharmony_ci } 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci return err; 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_cistatic u32 set_spdif_bits(struct echoaudio *chip, u32 control_reg, u32 rate) 1468c2ecf20Sopenharmony_ci{ 1478c2ecf20Sopenharmony_ci control_reg &= E3G_SPDIF_FORMAT_CLEAR_MASK; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci switch (rate) { 1508c2ecf20Sopenharmony_ci case 32000 : 1518c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_SAMPLE_RATE0 | E3G_SPDIF_SAMPLE_RATE1; 1528c2ecf20Sopenharmony_ci break; 1538c2ecf20Sopenharmony_ci case 44100 : 1548c2ecf20Sopenharmony_ci if (chip->professional_spdif) 1558c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_SAMPLE_RATE0; 1568c2ecf20Sopenharmony_ci break; 1578c2ecf20Sopenharmony_ci case 48000 : 1588c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_SAMPLE_RATE1; 1598c2ecf20Sopenharmony_ci break; 1608c2ecf20Sopenharmony_ci } 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci if (chip->professional_spdif) 1638c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_PRO_MODE; 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci if (chip->non_audio_spdif) 1668c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_NOT_AUDIO; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_24_BIT | E3G_SPDIF_TWO_CHANNEL | 1698c2ecf20Sopenharmony_ci E3G_SPDIF_COPY_PERMIT; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci return control_reg; 1728c2ecf20Sopenharmony_ci} 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci/* Set the S/PDIF output format */ 1778c2ecf20Sopenharmony_cistatic int set_professional_spdif(struct echoaudio *chip, char prof) 1788c2ecf20Sopenharmony_ci{ 1798c2ecf20Sopenharmony_ci u32 control_reg; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 1828c2ecf20Sopenharmony_ci chip->professional_spdif = prof; 1838c2ecf20Sopenharmony_ci control_reg = set_spdif_bits(chip, control_reg, chip->sample_rate); 1848c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, get_frq_reg(chip), 0); 1858c2ecf20Sopenharmony_ci} 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci/* detect_input_clocks() returns a bitmask consisting of all the input clocks 1908c2ecf20Sopenharmony_cicurrently connected to the hardware; this changes as the user connects and 1918c2ecf20Sopenharmony_cidisconnects clock inputs. You should use this information to determine which 1928c2ecf20Sopenharmony_ciclocks the user is allowed to select. */ 1938c2ecf20Sopenharmony_cistatic u32 detect_input_clocks(const struct echoaudio *chip) 1948c2ecf20Sopenharmony_ci{ 1958c2ecf20Sopenharmony_ci u32 clocks_from_dsp, clock_bits; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci /* Map the DSP clock detect bits to the generic driver clock 1988c2ecf20Sopenharmony_ci * detect bits */ 1998c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci clock_bits = ECHO_CLOCK_BIT_INTERNAL; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci if (clocks_from_dsp & E3G_CLOCK_DETECT_BIT_WORD) 2048c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_WORD; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci switch(chip->digital_mode) { 2078c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 2088c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 2098c2ecf20Sopenharmony_ci if (clocks_from_dsp & E3G_CLOCK_DETECT_BIT_SPDIF) 2108c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_SPDIF; 2118c2ecf20Sopenharmony_ci break; 2128c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 2138c2ecf20Sopenharmony_ci if (clocks_from_dsp & E3G_CLOCK_DETECT_BIT_ADAT) 2148c2ecf20Sopenharmony_ci clock_bits |= ECHO_CLOCK_BIT_ADAT; 2158c2ecf20Sopenharmony_ci break; 2168c2ecf20Sopenharmony_ci } 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci return clock_bits; 2198c2ecf20Sopenharmony_ci} 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic int load_asic(struct echoaudio *chip) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci int box_type, err; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci if (chip->asic_loaded) 2288c2ecf20Sopenharmony_ci return 0; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci /* Give the DSP a few milliseconds to settle down */ 2318c2ecf20Sopenharmony_ci mdelay(2); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci err = load_asic_generic(chip, DSP_FNC_LOAD_3G_ASIC, FW_3G_ASIC); 2348c2ecf20Sopenharmony_ci if (err < 0) 2358c2ecf20Sopenharmony_ci return err; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci chip->asic_code = FW_3G_ASIC; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* Now give the new ASIC some time to set up */ 2408c2ecf20Sopenharmony_ci msleep(1000); 2418c2ecf20Sopenharmony_ci /* See if it worked */ 2428c2ecf20Sopenharmony_ci box_type = check_asic_status(chip); 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci /* Set up the control register if the load succeeded - 2458c2ecf20Sopenharmony_ci * 48 kHz, internal clock, S/PDIF RCA mode */ 2468c2ecf20Sopenharmony_ci if (box_type >= 0) { 2478c2ecf20Sopenharmony_ci err = write_control_reg(chip, E3G_48KHZ, 2488c2ecf20Sopenharmony_ci E3G_FREQ_REG_DEFAULT, true); 2498c2ecf20Sopenharmony_ci if (err < 0) 2508c2ecf20Sopenharmony_ci return err; 2518c2ecf20Sopenharmony_ci } 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci return box_type; 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_cistatic int set_sample_rate(struct echoaudio *chip, u32 rate) 2598c2ecf20Sopenharmony_ci{ 2608c2ecf20Sopenharmony_ci u32 control_reg, clock, base_rate, frq_reg; 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci /* Only set the clock for internal mode. */ 2638c2ecf20Sopenharmony_ci if (chip->input_clock != ECHO_CLOCK_INTERNAL) { 2648c2ecf20Sopenharmony_ci dev_warn(chip->card->dev, 2658c2ecf20Sopenharmony_ci "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n"); 2668c2ecf20Sopenharmony_ci /* Save the rate anyhow */ 2678c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); 2688c2ecf20Sopenharmony_ci chip->sample_rate = rate; 2698c2ecf20Sopenharmony_ci set_input_clock(chip, chip->input_clock); 2708c2ecf20Sopenharmony_ci return 0; 2718c2ecf20Sopenharmony_ci } 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_ci if (snd_BUG_ON(rate >= 50000 && 2748c2ecf20Sopenharmony_ci chip->digital_mode == DIGITAL_MODE_ADAT)) 2758c2ecf20Sopenharmony_ci return -EINVAL; 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci clock = 0; 2788c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 2798c2ecf20Sopenharmony_ci control_reg &= E3G_CLOCK_CLEAR_MASK; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci switch (rate) { 2828c2ecf20Sopenharmony_ci case 96000: 2838c2ecf20Sopenharmony_ci clock = E3G_96KHZ; 2848c2ecf20Sopenharmony_ci break; 2858c2ecf20Sopenharmony_ci case 88200: 2868c2ecf20Sopenharmony_ci clock = E3G_88KHZ; 2878c2ecf20Sopenharmony_ci break; 2888c2ecf20Sopenharmony_ci case 48000: 2898c2ecf20Sopenharmony_ci clock = E3G_48KHZ; 2908c2ecf20Sopenharmony_ci break; 2918c2ecf20Sopenharmony_ci case 44100: 2928c2ecf20Sopenharmony_ci clock = E3G_44KHZ; 2938c2ecf20Sopenharmony_ci break; 2948c2ecf20Sopenharmony_ci case 32000: 2958c2ecf20Sopenharmony_ci clock = E3G_32KHZ; 2968c2ecf20Sopenharmony_ci break; 2978c2ecf20Sopenharmony_ci default: 2988c2ecf20Sopenharmony_ci clock = E3G_CONTINUOUS_CLOCK; 2998c2ecf20Sopenharmony_ci if (rate > 50000) 3008c2ecf20Sopenharmony_ci clock |= E3G_DOUBLE_SPEED_MODE; 3018c2ecf20Sopenharmony_ci break; 3028c2ecf20Sopenharmony_ci } 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci control_reg |= clock; 3058c2ecf20Sopenharmony_ci control_reg = set_spdif_bits(chip, control_reg, rate); 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci base_rate = rate; 3088c2ecf20Sopenharmony_ci if (base_rate > 50000) 3098c2ecf20Sopenharmony_ci base_rate /= 2; 3108c2ecf20Sopenharmony_ci if (base_rate < 32000) 3118c2ecf20Sopenharmony_ci base_rate = 32000; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci frq_reg = E3G_MAGIC_NUMBER / base_rate - 2; 3148c2ecf20Sopenharmony_ci if (frq_reg > E3G_FREQ_REG_MAX) 3158c2ecf20Sopenharmony_ci frq_reg = E3G_FREQ_REG_MAX; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP */ 3188c2ecf20Sopenharmony_ci chip->sample_rate = rate; 3198c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, 3208c2ecf20Sopenharmony_ci "SetSampleRate: %d clock %x\n", rate, control_reg); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci /* Tell the DSP about it - DSP reads both control reg & freq reg */ 3238c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, frq_reg, 0); 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci/* Set the sample clock source to internal, S/PDIF, ADAT */ 3298c2ecf20Sopenharmony_cistatic int set_input_clock(struct echoaudio *chip, u16 clock) 3308c2ecf20Sopenharmony_ci{ 3318c2ecf20Sopenharmony_ci u32 control_reg, clocks_from_dsp; 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci /* Mask off the clock select bits */ 3358c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register) & 3368c2ecf20Sopenharmony_ci E3G_CLOCK_CLEAR_MASK; 3378c2ecf20Sopenharmony_ci clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks); 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci switch (clock) { 3408c2ecf20Sopenharmony_ci case ECHO_CLOCK_INTERNAL: 3418c2ecf20Sopenharmony_ci chip->input_clock = ECHO_CLOCK_INTERNAL; 3428c2ecf20Sopenharmony_ci return set_sample_rate(chip, chip->sample_rate); 3438c2ecf20Sopenharmony_ci case ECHO_CLOCK_SPDIF: 3448c2ecf20Sopenharmony_ci if (chip->digital_mode == DIGITAL_MODE_ADAT) 3458c2ecf20Sopenharmony_ci return -EAGAIN; 3468c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_CLOCK; 3478c2ecf20Sopenharmony_ci if (clocks_from_dsp & E3G_CLOCK_DETECT_BIT_SPDIF96) 3488c2ecf20Sopenharmony_ci control_reg |= E3G_DOUBLE_SPEED_MODE; 3498c2ecf20Sopenharmony_ci else 3508c2ecf20Sopenharmony_ci control_reg &= ~E3G_DOUBLE_SPEED_MODE; 3518c2ecf20Sopenharmony_ci break; 3528c2ecf20Sopenharmony_ci case ECHO_CLOCK_ADAT: 3538c2ecf20Sopenharmony_ci if (chip->digital_mode != DIGITAL_MODE_ADAT) 3548c2ecf20Sopenharmony_ci return -EAGAIN; 3558c2ecf20Sopenharmony_ci control_reg |= E3G_ADAT_CLOCK; 3568c2ecf20Sopenharmony_ci control_reg &= ~E3G_DOUBLE_SPEED_MODE; 3578c2ecf20Sopenharmony_ci break; 3588c2ecf20Sopenharmony_ci case ECHO_CLOCK_WORD: 3598c2ecf20Sopenharmony_ci control_reg |= E3G_WORD_CLOCK; 3608c2ecf20Sopenharmony_ci if (clocks_from_dsp & E3G_CLOCK_DETECT_BIT_WORD96) 3618c2ecf20Sopenharmony_ci control_reg |= E3G_DOUBLE_SPEED_MODE; 3628c2ecf20Sopenharmony_ci else 3638c2ecf20Sopenharmony_ci control_reg &= ~E3G_DOUBLE_SPEED_MODE; 3648c2ecf20Sopenharmony_ci break; 3658c2ecf20Sopenharmony_ci default: 3668c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 3678c2ecf20Sopenharmony_ci "Input clock 0x%x not supported for Echo3G\n", clock); 3688c2ecf20Sopenharmony_ci return -EINVAL; 3698c2ecf20Sopenharmony_ci } 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci chip->input_clock = clock; 3728c2ecf20Sopenharmony_ci return write_control_reg(chip, control_reg, get_frq_reg(chip), 1); 3738c2ecf20Sopenharmony_ci} 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_cistatic int dsp_set_digital_mode(struct echoaudio *chip, u8 mode) 3788c2ecf20Sopenharmony_ci{ 3798c2ecf20Sopenharmony_ci u32 control_reg; 3808c2ecf20Sopenharmony_ci int err, incompatible_clock; 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci /* Set clock to "internal" if it's not compatible with the new mode */ 3838c2ecf20Sopenharmony_ci incompatible_clock = false; 3848c2ecf20Sopenharmony_ci switch (mode) { 3858c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 3868c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 3878c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_ADAT) 3888c2ecf20Sopenharmony_ci incompatible_clock = true; 3898c2ecf20Sopenharmony_ci break; 3908c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 3918c2ecf20Sopenharmony_ci if (chip->input_clock == ECHO_CLOCK_SPDIF) 3928c2ecf20Sopenharmony_ci incompatible_clock = true; 3938c2ecf20Sopenharmony_ci break; 3948c2ecf20Sopenharmony_ci default: 3958c2ecf20Sopenharmony_ci dev_err(chip->card->dev, 3968c2ecf20Sopenharmony_ci "Digital mode not supported: %d\n", mode); 3978c2ecf20Sopenharmony_ci return -EINVAL; 3988c2ecf20Sopenharmony_ci } 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci spin_lock_irq(&chip->lock); 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci if (incompatible_clock) { 4038c2ecf20Sopenharmony_ci chip->sample_rate = 48000; 4048c2ecf20Sopenharmony_ci set_input_clock(chip, ECHO_CLOCK_INTERNAL); 4058c2ecf20Sopenharmony_ci } 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci /* Clear the current digital mode */ 4088c2ecf20Sopenharmony_ci control_reg = le32_to_cpu(chip->comm_page->control_register); 4098c2ecf20Sopenharmony_ci control_reg &= E3G_DIGITAL_MODE_CLEAR_MASK; 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci /* Tweak the control reg */ 4128c2ecf20Sopenharmony_ci switch (mode) { 4138c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_OPTICAL: 4148c2ecf20Sopenharmony_ci control_reg |= E3G_SPDIF_OPTICAL_MODE; 4158c2ecf20Sopenharmony_ci break; 4168c2ecf20Sopenharmony_ci case DIGITAL_MODE_SPDIF_RCA: 4178c2ecf20Sopenharmony_ci /* E3G_SPDIF_OPTICAL_MODE bit cleared */ 4188c2ecf20Sopenharmony_ci break; 4198c2ecf20Sopenharmony_ci case DIGITAL_MODE_ADAT: 4208c2ecf20Sopenharmony_ci control_reg |= E3G_ADAT_MODE; 4218c2ecf20Sopenharmony_ci control_reg &= ~E3G_DOUBLE_SPEED_MODE; /* @@ useless */ 4228c2ecf20Sopenharmony_ci break; 4238c2ecf20Sopenharmony_ci } 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci err = write_control_reg(chip, control_reg, get_frq_reg(chip), 1); 4268c2ecf20Sopenharmony_ci spin_unlock_irq(&chip->lock); 4278c2ecf20Sopenharmony_ci if (err < 0) 4288c2ecf20Sopenharmony_ci return err; 4298c2ecf20Sopenharmony_ci chip->digital_mode = mode; 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci dev_dbg(chip->card->dev, "set_digital_mode(%d)\n", chip->digital_mode); 4328c2ecf20Sopenharmony_ci return incompatible_clock; 4338c2ecf20Sopenharmony_ci} 434