18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2009 Extreme Engineering Solutions, Inc. 48c2ecf20Sopenharmony_ci * Based on TQM8548 device tree 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * XPedite5200 PrPMC/XMC module based on MPC8548E 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci/dts-v1/; 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci/ { 128c2ecf20Sopenharmony_ci model = "xes,xpedite5200"; 138c2ecf20Sopenharmony_ci compatible = "xes,xpedite5200", "xes,MPC8548"; 148c2ecf20Sopenharmony_ci #address-cells = <1>; 158c2ecf20Sopenharmony_ci #size-cells = <1>; 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci aliases { 188c2ecf20Sopenharmony_ci ethernet0 = &enet0; 198c2ecf20Sopenharmony_ci ethernet1 = &enet1; 208c2ecf20Sopenharmony_ci ethernet2 = &enet2; 218c2ecf20Sopenharmony_ci ethernet3 = &enet3; 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci serial0 = &serial0; 248c2ecf20Sopenharmony_ci serial1 = &serial1; 258c2ecf20Sopenharmony_ci pci0 = &pci0; 268c2ecf20Sopenharmony_ci }; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci cpus { 298c2ecf20Sopenharmony_ci #address-cells = <1>; 308c2ecf20Sopenharmony_ci #size-cells = <0>; 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci PowerPC,8548@0 { 338c2ecf20Sopenharmony_ci device_type = "cpu"; 348c2ecf20Sopenharmony_ci reg = <0>; 358c2ecf20Sopenharmony_ci d-cache-line-size = <32>; // 32 bytes 368c2ecf20Sopenharmony_ci i-cache-line-size = <32>; // 32 bytes 378c2ecf20Sopenharmony_ci d-cache-size = <0x8000>; // L1, 32K 388c2ecf20Sopenharmony_ci i-cache-size = <0x8000>; // L1, 32K 398c2ecf20Sopenharmony_ci next-level-cache = <&L2>; 408c2ecf20Sopenharmony_ci }; 418c2ecf20Sopenharmony_ci }; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci memory { 448c2ecf20Sopenharmony_ci device_type = "memory"; 458c2ecf20Sopenharmony_ci reg = <0x0 0x0>; // Filled in by U-Boot 468c2ecf20Sopenharmony_ci }; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci soc@ef000000 { 498c2ecf20Sopenharmony_ci #address-cells = <1>; 508c2ecf20Sopenharmony_ci #size-cells = <1>; 518c2ecf20Sopenharmony_ci device_type = "soc"; 528c2ecf20Sopenharmony_ci ranges = <0x0 0xef000000 0x100000>; 538c2ecf20Sopenharmony_ci bus-frequency = <0>; 548c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-immr", "simple-bus"; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci ecm-law@0 { 578c2ecf20Sopenharmony_ci compatible = "fsl,ecm-law"; 588c2ecf20Sopenharmony_ci reg = <0x0 0x1000>; 598c2ecf20Sopenharmony_ci fsl,num-laws = <12>; 608c2ecf20Sopenharmony_ci }; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci ecm@1000 { 638c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-ecm", "fsl,ecm"; 648c2ecf20Sopenharmony_ci reg = <0x1000 0x1000>; 658c2ecf20Sopenharmony_ci interrupts = <17 2>; 668c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 678c2ecf20Sopenharmony_ci }; 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci memory-controller@2000 { 708c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-memory-controller"; 718c2ecf20Sopenharmony_ci reg = <0x2000 0x1000>; 728c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 738c2ecf20Sopenharmony_ci interrupts = <18 2>; 748c2ecf20Sopenharmony_ci }; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci L2: l2-cache-controller@20000 { 778c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-l2-cache-controller"; 788c2ecf20Sopenharmony_ci reg = <0x20000 0x1000>; 798c2ecf20Sopenharmony_ci cache-line-size = <32>; // 32 bytes 808c2ecf20Sopenharmony_ci cache-size = <0x80000>; // L2, 512K 818c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 828c2ecf20Sopenharmony_ci interrupts = <16 2>; 838c2ecf20Sopenharmony_ci }; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci /* On-card I2C */ 868c2ecf20Sopenharmony_ci i2c@3000 { 878c2ecf20Sopenharmony_ci #address-cells = <1>; 888c2ecf20Sopenharmony_ci #size-cells = <0>; 898c2ecf20Sopenharmony_ci cell-index = <0>; 908c2ecf20Sopenharmony_ci compatible = "fsl-i2c"; 918c2ecf20Sopenharmony_ci reg = <0x3000 0x100>; 928c2ecf20Sopenharmony_ci interrupts = <43 2>; 938c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 948c2ecf20Sopenharmony_ci dfsrr; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci /* 978c2ecf20Sopenharmony_ci * Board GPIO: 988c2ecf20Sopenharmony_ci * 0: BRD_CFG0 (1: P14 IO present) 998c2ecf20Sopenharmony_ci * 1: BRD_CFG1 (1: FP ethernet present) 1008c2ecf20Sopenharmony_ci * 2: BRD_CFG2 (1: XMC IO present) 1018c2ecf20Sopenharmony_ci * 3: XMC root complex indicator 1028c2ecf20Sopenharmony_ci * 4: Flash boot device indicator 1038c2ecf20Sopenharmony_ci * 5: Flash write protect enable 1048c2ecf20Sopenharmony_ci * 6: PMC monarch indicator 1058c2ecf20Sopenharmony_ci * 7: PMC EREADY 1068c2ecf20Sopenharmony_ci */ 1078c2ecf20Sopenharmony_ci gpio1: gpio@18 { 1088c2ecf20Sopenharmony_ci compatible = "nxp,pca9556"; 1098c2ecf20Sopenharmony_ci reg = <0x18>; 1108c2ecf20Sopenharmony_ci #gpio-cells = <2>; 1118c2ecf20Sopenharmony_ci gpio-controller; 1128c2ecf20Sopenharmony_ci polarity = <0x00>; 1138c2ecf20Sopenharmony_ci }; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci /* P14 GPIO */ 1168c2ecf20Sopenharmony_ci gpio2: gpio@19 { 1178c2ecf20Sopenharmony_ci compatible = "nxp,pca9556"; 1188c2ecf20Sopenharmony_ci reg = <0x19>; 1198c2ecf20Sopenharmony_ci #gpio-cells = <2>; 1208c2ecf20Sopenharmony_ci gpio-controller; 1218c2ecf20Sopenharmony_ci polarity = <0x00>; 1228c2ecf20Sopenharmony_ci }; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci eeprom@50 { 1258c2ecf20Sopenharmony_ci compatible = "atmel,at24c16"; 1268c2ecf20Sopenharmony_ci reg = <0x50>; 1278c2ecf20Sopenharmony_ci }; 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci rtc@68 { 1308c2ecf20Sopenharmony_ci compatible = "st,m41t00", 1318c2ecf20Sopenharmony_ci "dallas,ds1338"; 1328c2ecf20Sopenharmony_ci reg = <0x68>; 1338c2ecf20Sopenharmony_ci }; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci dtt@48 { 1368c2ecf20Sopenharmony_ci compatible = "maxim,max1237"; 1378c2ecf20Sopenharmony_ci reg = <0x34>; 1388c2ecf20Sopenharmony_ci }; 1398c2ecf20Sopenharmony_ci }; 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci /* Off-card I2C */ 1428c2ecf20Sopenharmony_ci i2c@3100 { 1438c2ecf20Sopenharmony_ci #address-cells = <1>; 1448c2ecf20Sopenharmony_ci #size-cells = <0>; 1458c2ecf20Sopenharmony_ci cell-index = <1>; 1468c2ecf20Sopenharmony_ci compatible = "fsl-i2c"; 1478c2ecf20Sopenharmony_ci reg = <0x3100 0x100>; 1488c2ecf20Sopenharmony_ci interrupts = <43 2>; 1498c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 1508c2ecf20Sopenharmony_ci dfsrr; 1518c2ecf20Sopenharmony_ci }; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci dma@21300 { 1548c2ecf20Sopenharmony_ci #address-cells = <1>; 1558c2ecf20Sopenharmony_ci #size-cells = <1>; 1568c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma"; 1578c2ecf20Sopenharmony_ci reg = <0x21300 0x4>; 1588c2ecf20Sopenharmony_ci ranges = <0x0 0x21100 0x200>; 1598c2ecf20Sopenharmony_ci cell-index = <0>; 1608c2ecf20Sopenharmony_ci dma-channel@0 { 1618c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-dma-channel", 1628c2ecf20Sopenharmony_ci "fsl,eloplus-dma-channel"; 1638c2ecf20Sopenharmony_ci reg = <0x0 0x80>; 1648c2ecf20Sopenharmony_ci cell-index = <0>; 1658c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 1668c2ecf20Sopenharmony_ci interrupts = <20 2>; 1678c2ecf20Sopenharmony_ci }; 1688c2ecf20Sopenharmony_ci dma-channel@80 { 1698c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-dma-channel", 1708c2ecf20Sopenharmony_ci "fsl,eloplus-dma-channel"; 1718c2ecf20Sopenharmony_ci reg = <0x80 0x80>; 1728c2ecf20Sopenharmony_ci cell-index = <1>; 1738c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 1748c2ecf20Sopenharmony_ci interrupts = <21 2>; 1758c2ecf20Sopenharmony_ci }; 1768c2ecf20Sopenharmony_ci dma-channel@100 { 1778c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-dma-channel", 1788c2ecf20Sopenharmony_ci "fsl,eloplus-dma-channel"; 1798c2ecf20Sopenharmony_ci reg = <0x100 0x80>; 1808c2ecf20Sopenharmony_ci cell-index = <2>; 1818c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 1828c2ecf20Sopenharmony_ci interrupts = <22 2>; 1838c2ecf20Sopenharmony_ci }; 1848c2ecf20Sopenharmony_ci dma-channel@180 { 1858c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-dma-channel", 1868c2ecf20Sopenharmony_ci "fsl,eloplus-dma-channel"; 1878c2ecf20Sopenharmony_ci reg = <0x180 0x80>; 1888c2ecf20Sopenharmony_ci cell-index = <3>; 1898c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 1908c2ecf20Sopenharmony_ci interrupts = <23 2>; 1918c2ecf20Sopenharmony_ci }; 1928c2ecf20Sopenharmony_ci }; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci /* eTSEC1: Front panel port 0 */ 1958c2ecf20Sopenharmony_ci enet0: ethernet@24000 { 1968c2ecf20Sopenharmony_ci #address-cells = <1>; 1978c2ecf20Sopenharmony_ci #size-cells = <1>; 1988c2ecf20Sopenharmony_ci cell-index = <0>; 1998c2ecf20Sopenharmony_ci device_type = "network"; 2008c2ecf20Sopenharmony_ci model = "eTSEC"; 2018c2ecf20Sopenharmony_ci compatible = "gianfar"; 2028c2ecf20Sopenharmony_ci reg = <0x24000 0x1000>; 2038c2ecf20Sopenharmony_ci ranges = <0x0 0x24000 0x1000>; 2048c2ecf20Sopenharmony_ci local-mac-address = [ 00 00 00 00 00 00 ]; 2058c2ecf20Sopenharmony_ci interrupts = <29 2 30 2 34 2>; 2068c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2078c2ecf20Sopenharmony_ci tbi-handle = <&tbi0>; 2088c2ecf20Sopenharmony_ci phy-handle = <&phy0>; 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci mdio@520 { 2118c2ecf20Sopenharmony_ci #address-cells = <1>; 2128c2ecf20Sopenharmony_ci #size-cells = <0>; 2138c2ecf20Sopenharmony_ci compatible = "fsl,gianfar-mdio"; 2148c2ecf20Sopenharmony_ci reg = <0x520 0x20>; 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci phy0: ethernet-phy@1 { 2178c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2188c2ecf20Sopenharmony_ci interrupts = <8 1>; 2198c2ecf20Sopenharmony_ci reg = <0x1>; 2208c2ecf20Sopenharmony_ci }; 2218c2ecf20Sopenharmony_ci phy1: ethernet-phy@2 { 2228c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2238c2ecf20Sopenharmony_ci interrupts = <8 1>; 2248c2ecf20Sopenharmony_ci reg = <0x2>; 2258c2ecf20Sopenharmony_ci }; 2268c2ecf20Sopenharmony_ci phy2: ethernet-phy@3 { 2278c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2288c2ecf20Sopenharmony_ci interrupts = <8 1>; 2298c2ecf20Sopenharmony_ci reg = <0x3>; 2308c2ecf20Sopenharmony_ci }; 2318c2ecf20Sopenharmony_ci phy3: ethernet-phy@4 { 2328c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2338c2ecf20Sopenharmony_ci interrupts = <8 1>; 2348c2ecf20Sopenharmony_ci reg = <0x4>; 2358c2ecf20Sopenharmony_ci }; 2368c2ecf20Sopenharmony_ci tbi0: tbi-phy@11 { 2378c2ecf20Sopenharmony_ci reg = <0x11>; 2388c2ecf20Sopenharmony_ci device_type = "tbi-phy"; 2398c2ecf20Sopenharmony_ci }; 2408c2ecf20Sopenharmony_ci }; 2418c2ecf20Sopenharmony_ci }; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci /* eTSEC2: Front panel port 1 */ 2448c2ecf20Sopenharmony_ci enet1: ethernet@25000 { 2458c2ecf20Sopenharmony_ci #address-cells = <1>; 2468c2ecf20Sopenharmony_ci #size-cells = <1>; 2478c2ecf20Sopenharmony_ci cell-index = <1>; 2488c2ecf20Sopenharmony_ci device_type = "network"; 2498c2ecf20Sopenharmony_ci model = "eTSEC"; 2508c2ecf20Sopenharmony_ci compatible = "gianfar"; 2518c2ecf20Sopenharmony_ci reg = <0x25000 0x1000>; 2528c2ecf20Sopenharmony_ci ranges = <0x0 0x25000 0x1000>; 2538c2ecf20Sopenharmony_ci local-mac-address = [ 00 00 00 00 00 00 ]; 2548c2ecf20Sopenharmony_ci interrupts = <35 2 36 2 40 2>; 2558c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2568c2ecf20Sopenharmony_ci tbi-handle = <&tbi1>; 2578c2ecf20Sopenharmony_ci phy-handle = <&phy1>; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci mdio@520 { 2608c2ecf20Sopenharmony_ci #address-cells = <1>; 2618c2ecf20Sopenharmony_ci #size-cells = <0>; 2628c2ecf20Sopenharmony_ci compatible = "fsl,gianfar-tbi"; 2638c2ecf20Sopenharmony_ci reg = <0x520 0x20>; 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci tbi1: tbi-phy@11 { 2668c2ecf20Sopenharmony_ci reg = <0x11>; 2678c2ecf20Sopenharmony_ci device_type = "tbi-phy"; 2688c2ecf20Sopenharmony_ci }; 2698c2ecf20Sopenharmony_ci }; 2708c2ecf20Sopenharmony_ci }; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci /* eTSEC3: Rear panel port 2 */ 2738c2ecf20Sopenharmony_ci enet2: ethernet@26000 { 2748c2ecf20Sopenharmony_ci #address-cells = <1>; 2758c2ecf20Sopenharmony_ci #size-cells = <1>; 2768c2ecf20Sopenharmony_ci cell-index = <2>; 2778c2ecf20Sopenharmony_ci device_type = "network"; 2788c2ecf20Sopenharmony_ci model = "eTSEC"; 2798c2ecf20Sopenharmony_ci compatible = "gianfar"; 2808c2ecf20Sopenharmony_ci reg = <0x26000 0x1000>; 2818c2ecf20Sopenharmony_ci ranges = <0x0 0x26000 0x1000>; 2828c2ecf20Sopenharmony_ci local-mac-address = [ 00 00 00 00 00 00 ]; 2838c2ecf20Sopenharmony_ci interrupts = <31 2 32 2 33 2>; 2848c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 2858c2ecf20Sopenharmony_ci tbi-handle = <&tbi2>; 2868c2ecf20Sopenharmony_ci phy-handle = <&phy2>; 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci mdio@520 { 2898c2ecf20Sopenharmony_ci #address-cells = <1>; 2908c2ecf20Sopenharmony_ci #size-cells = <0>; 2918c2ecf20Sopenharmony_ci compatible = "fsl,gianfar-tbi"; 2928c2ecf20Sopenharmony_ci reg = <0x520 0x20>; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci tbi2: tbi-phy@11 { 2958c2ecf20Sopenharmony_ci reg = <0x11>; 2968c2ecf20Sopenharmony_ci device_type = "tbi-phy"; 2978c2ecf20Sopenharmony_ci }; 2988c2ecf20Sopenharmony_ci }; 2998c2ecf20Sopenharmony_ci }; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci /* eTSEC4: Rear panel port 3 */ 3028c2ecf20Sopenharmony_ci enet3: ethernet@27000 { 3038c2ecf20Sopenharmony_ci #address-cells = <1>; 3048c2ecf20Sopenharmony_ci #size-cells = <1>; 3058c2ecf20Sopenharmony_ci cell-index = <3>; 3068c2ecf20Sopenharmony_ci device_type = "network"; 3078c2ecf20Sopenharmony_ci model = "eTSEC"; 3088c2ecf20Sopenharmony_ci compatible = "gianfar"; 3098c2ecf20Sopenharmony_ci reg = <0x27000 0x1000>; 3108c2ecf20Sopenharmony_ci ranges = <0x0 0x27000 0x1000>; 3118c2ecf20Sopenharmony_ci local-mac-address = [ 00 00 00 00 00 00 ]; 3128c2ecf20Sopenharmony_ci interrupts = <37 2 38 2 39 2>; 3138c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 3148c2ecf20Sopenharmony_ci tbi-handle = <&tbi3>; 3158c2ecf20Sopenharmony_ci phy-handle = <&phy3>; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci mdio@520 { 3188c2ecf20Sopenharmony_ci #address-cells = <1>; 3198c2ecf20Sopenharmony_ci #size-cells = <0>; 3208c2ecf20Sopenharmony_ci compatible = "fsl,gianfar-tbi"; 3218c2ecf20Sopenharmony_ci reg = <0x520 0x20>; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci tbi3: tbi-phy@11 { 3248c2ecf20Sopenharmony_ci reg = <0x11>; 3258c2ecf20Sopenharmony_ci device_type = "tbi-phy"; 3268c2ecf20Sopenharmony_ci }; 3278c2ecf20Sopenharmony_ci }; 3288c2ecf20Sopenharmony_ci }; 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci serial0: serial@4500 { 3318c2ecf20Sopenharmony_ci cell-index = <0>; 3328c2ecf20Sopenharmony_ci device_type = "serial"; 3338c2ecf20Sopenharmony_ci compatible = "fsl,ns16550", "ns16550"; 3348c2ecf20Sopenharmony_ci reg = <0x4500 0x100>; 3358c2ecf20Sopenharmony_ci clock-frequency = <0>; 3368c2ecf20Sopenharmony_ci current-speed = <115200>; 3378c2ecf20Sopenharmony_ci interrupts = <42 2>; 3388c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 3398c2ecf20Sopenharmony_ci }; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci serial1: serial@4600 { 3428c2ecf20Sopenharmony_ci cell-index = <1>; 3438c2ecf20Sopenharmony_ci device_type = "serial"; 3448c2ecf20Sopenharmony_ci compatible = "fsl,ns16550", "ns16550"; 3458c2ecf20Sopenharmony_ci reg = <0x4600 0x100>; 3468c2ecf20Sopenharmony_ci clock-frequency = <0>; 3478c2ecf20Sopenharmony_ci current-speed = <115200>; 3488c2ecf20Sopenharmony_ci interrupts = <42 2>; 3498c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 3508c2ecf20Sopenharmony_ci }; 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci global-utilities@e0000 { // global utilities reg 3538c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-guts"; 3548c2ecf20Sopenharmony_ci reg = <0xe0000 0x1000>; 3558c2ecf20Sopenharmony_ci fsl,has-rstcr; 3568c2ecf20Sopenharmony_ci }; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci mpic: pic@40000 { 3598c2ecf20Sopenharmony_ci interrupt-controller; 3608c2ecf20Sopenharmony_ci #address-cells = <0>; 3618c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 3628c2ecf20Sopenharmony_ci reg = <0x40000 0x40000>; 3638c2ecf20Sopenharmony_ci compatible = "chrp,open-pic"; 3648c2ecf20Sopenharmony_ci device_type = "open-pic"; 3658c2ecf20Sopenharmony_ci }; 3668c2ecf20Sopenharmony_ci }; 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci localbus@ef005000 { 3698c2ecf20Sopenharmony_ci compatible = "fsl,mpc8548-localbus", "fsl,pq3-localbus", 3708c2ecf20Sopenharmony_ci "simple-bus"; 3718c2ecf20Sopenharmony_ci #address-cells = <2>; 3728c2ecf20Sopenharmony_ci #size-cells = <1>; 3738c2ecf20Sopenharmony_ci reg = <0xef005000 0x100>; // BRx, ORx, etc. 3748c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 3758c2ecf20Sopenharmony_ci interrupts = <19 2>; 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci ranges = < 3788c2ecf20Sopenharmony_ci 0 0x0 0xfc000000 0x04000000 // NOR boot flash 3798c2ecf20Sopenharmony_ci 1 0x0 0xf8000000 0x04000000 // NOR expansion flash 3808c2ecf20Sopenharmony_ci 2 0x0 0xef800000 0x00010000 // NAND CE1 3818c2ecf20Sopenharmony_ci 3 0x0 0xef840000 0x00010000 // NAND CE2 3828c2ecf20Sopenharmony_ci >; 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci nor-boot@0,0 { 3858c2ecf20Sopenharmony_ci #address-cells = <1>; 3868c2ecf20Sopenharmony_ci #size-cells = <1>; 3878c2ecf20Sopenharmony_ci compatible = "cfi-flash"; 3888c2ecf20Sopenharmony_ci reg = <0 0x0 0x4000000>; 3898c2ecf20Sopenharmony_ci bank-width = <2>; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci partition@0 { 3928c2ecf20Sopenharmony_ci label = "Primary OS"; 3938c2ecf20Sopenharmony_ci reg = <0x00000000 0x180000>; 3948c2ecf20Sopenharmony_ci }; 3958c2ecf20Sopenharmony_ci partition@180000 { 3968c2ecf20Sopenharmony_ci label = "Secondary OS"; 3978c2ecf20Sopenharmony_ci reg = <0x00180000 0x180000>; 3988c2ecf20Sopenharmony_ci }; 3998c2ecf20Sopenharmony_ci partition@300000 { 4008c2ecf20Sopenharmony_ci label = "User"; 4018c2ecf20Sopenharmony_ci reg = <0x00300000 0x3c80000>; 4028c2ecf20Sopenharmony_ci }; 4038c2ecf20Sopenharmony_ci partition@3f80000 { 4048c2ecf20Sopenharmony_ci label = "Boot firmware"; 4058c2ecf20Sopenharmony_ci reg = <0x03f80000 0x80000>; 4068c2ecf20Sopenharmony_ci }; 4078c2ecf20Sopenharmony_ci }; 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci nor-alternate@1,0 { 4108c2ecf20Sopenharmony_ci #address-cells = <1>; 4118c2ecf20Sopenharmony_ci #size-cells = <1>; 4128c2ecf20Sopenharmony_ci compatible = "cfi-flash"; 4138c2ecf20Sopenharmony_ci reg = <1 0x0 0x4000000>; 4148c2ecf20Sopenharmony_ci bank-width = <2>; 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci partition@0 { 4178c2ecf20Sopenharmony_ci label = "Filesystem"; 4188c2ecf20Sopenharmony_ci reg = <0x00000000 0x3f80000>; 4198c2ecf20Sopenharmony_ci }; 4208c2ecf20Sopenharmony_ci partition@3f80000 { 4218c2ecf20Sopenharmony_ci label = "Alternate boot firmware"; 4228c2ecf20Sopenharmony_ci reg = <0x03f80000 0x80000>; 4238c2ecf20Sopenharmony_ci }; 4248c2ecf20Sopenharmony_ci }; 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci nand@2,0 { 4278c2ecf20Sopenharmony_ci #address-cells = <1>; 4288c2ecf20Sopenharmony_ci #size-cells = <1>; 4298c2ecf20Sopenharmony_ci compatible = "xes,address-ctl-nand"; 4308c2ecf20Sopenharmony_ci reg = <2 0x0 0x10000>; 4318c2ecf20Sopenharmony_ci cle-line = <0x8>; /* CLE tied to A3 */ 4328c2ecf20Sopenharmony_ci ale-line = <0x10>; /* ALE tied to A4 */ 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci /* U-Boot should fix this up */ 4358c2ecf20Sopenharmony_ci partition@0 { 4368c2ecf20Sopenharmony_ci label = "NAND Filesystem"; 4378c2ecf20Sopenharmony_ci reg = <0 0x40000000>; 4388c2ecf20Sopenharmony_ci }; 4398c2ecf20Sopenharmony_ci }; 4408c2ecf20Sopenharmony_ci }; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci /* PMC interface */ 4438c2ecf20Sopenharmony_ci pci0: pci@ef008000 { 4448c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 4458c2ecf20Sopenharmony_ci #size-cells = <2>; 4468c2ecf20Sopenharmony_ci #address-cells = <3>; 4478c2ecf20Sopenharmony_ci compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 4488c2ecf20Sopenharmony_ci device_type = "pci"; 4498c2ecf20Sopenharmony_ci reg = <0xef008000 0x1000>; 4508c2ecf20Sopenharmony_ci clock-frequency = <33333333>; 4518c2ecf20Sopenharmony_ci interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 4528c2ecf20Sopenharmony_ci interrupt-map = < 4538c2ecf20Sopenharmony_ci /* IDSEL */ 4548c2ecf20Sopenharmony_ci 0xe000 0 0 1 &mpic 2 1 4558c2ecf20Sopenharmony_ci 0xe000 0 0 2 &mpic 3 1>; 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci interrupt-parent = <&mpic>; 4588c2ecf20Sopenharmony_ci interrupts = <24 2>; 4598c2ecf20Sopenharmony_ci bus-range = <0 0>; 4608c2ecf20Sopenharmony_ci ranges = <0x02000000 0 0x80000000 0x80000000 0 0x40000000 4618c2ecf20Sopenharmony_ci 0x01000000 0 0x00000000 0xe8000000 0 0x00800000>; 4628c2ecf20Sopenharmony_ci }; 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_ci /* XMC PCIe is not yet enabled in U-Boot on XPedite5200 */ 4658c2ecf20Sopenharmony_ci}; 466