18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * STx/Freescale ADS5125 MPC5125 silicon 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2009 Freescale Semiconductor Inc. All rights reserved. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Reworked by Matteo Facchinetti (engineering@sirius-es.it) 88c2ecf20Sopenharmony_ci * Copyright (C) 2013 Sirius Electronic Systems 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <dt-bindings/clock/mpc512x-clock.h> 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci/dts-v1/; 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci/ { 168c2ecf20Sopenharmony_ci model = "mpc5125twr"; // In BSP "mpc5125ads" 178c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125ads", "fsl,mpc5125"; 188c2ecf20Sopenharmony_ci #address-cells = <1>; 198c2ecf20Sopenharmony_ci #size-cells = <1>; 208c2ecf20Sopenharmony_ci interrupt-parent = <&ipic>; 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci aliases { 238c2ecf20Sopenharmony_ci gpio0 = &gpio0; 248c2ecf20Sopenharmony_ci gpio1 = &gpio1; 258c2ecf20Sopenharmony_ci ethernet0 = ð0; 268c2ecf20Sopenharmony_ci }; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci cpus { 298c2ecf20Sopenharmony_ci #address-cells = <1>; 308c2ecf20Sopenharmony_ci #size-cells = <0>; 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci PowerPC,5125@0 { 338c2ecf20Sopenharmony_ci device_type = "cpu"; 348c2ecf20Sopenharmony_ci reg = <0>; 358c2ecf20Sopenharmony_ci d-cache-line-size = <0x20>; // 32 bytes 368c2ecf20Sopenharmony_ci i-cache-line-size = <0x20>; // 32 bytes 378c2ecf20Sopenharmony_ci d-cache-size = <0x8000>; // L1, 32K 388c2ecf20Sopenharmony_ci i-cache-size = <0x8000>; // L1, 32K 398c2ecf20Sopenharmony_ci timebase-frequency = <49500000>;// 49.5 MHz (csb/4) 408c2ecf20Sopenharmony_ci bus-frequency = <198000000>; // 198 MHz csb bus 418c2ecf20Sopenharmony_ci clock-frequency = <396000000>; // 396 MHz ppc core 428c2ecf20Sopenharmony_ci }; 438c2ecf20Sopenharmony_ci }; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci memory { 468c2ecf20Sopenharmony_ci device_type = "memory"; 478c2ecf20Sopenharmony_ci reg = <0x00000000 0x10000000>; // 256MB at 0 488c2ecf20Sopenharmony_ci }; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci sram@30000000 { 518c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-sram"; 528c2ecf20Sopenharmony_ci reg = <0x30000000 0x08000>; // 32K at 0x30000000 538c2ecf20Sopenharmony_ci }; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci clocks { 568c2ecf20Sopenharmony_ci #address-cells = <1>; 578c2ecf20Sopenharmony_ci #size-cells = <0>; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci osc: osc { 608c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 618c2ecf20Sopenharmony_ci #clock-cells = <0>; 628c2ecf20Sopenharmony_ci clock-frequency = <33000000>; 638c2ecf20Sopenharmony_ci }; 648c2ecf20Sopenharmony_ci }; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci soc@80000000 { 678c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-immr"; 688c2ecf20Sopenharmony_ci #address-cells = <1>; 698c2ecf20Sopenharmony_ci #size-cells = <1>; 708c2ecf20Sopenharmony_ci ranges = <0x0 0x80000000 0x400000>; 718c2ecf20Sopenharmony_ci reg = <0x80000000 0x400000>; 728c2ecf20Sopenharmony_ci bus-frequency = <66000000>; // 66 MHz ips bus 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci // IPIC 758c2ecf20Sopenharmony_ci // interrupts cell = <intr #, sense> 768c2ecf20Sopenharmony_ci // sense values match linux IORESOURCE_IRQ_* defines: 778c2ecf20Sopenharmony_ci // sense == 8: Level, low assertion 788c2ecf20Sopenharmony_ci // sense == 2: Edge, high-to-low change 798c2ecf20Sopenharmony_ci // 808c2ecf20Sopenharmony_ci ipic: interrupt-controller@c00 { 818c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-ipic", "fsl,ipic"; 828c2ecf20Sopenharmony_ci interrupt-controller; 838c2ecf20Sopenharmony_ci #address-cells = <0>; 848c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 858c2ecf20Sopenharmony_ci reg = <0xc00 0x100>; 868c2ecf20Sopenharmony_ci }; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci rtc@a00 { // Real time clock 898c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-rtc"; 908c2ecf20Sopenharmony_ci reg = <0xa00 0x100>; 918c2ecf20Sopenharmony_ci interrupts = <79 0x8 80 0x8>; 928c2ecf20Sopenharmony_ci }; 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci reset@e00 { // Reset module 958c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-reset"; 968c2ecf20Sopenharmony_ci reg = <0xe00 0x100>; 978c2ecf20Sopenharmony_ci }; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci clks: clock@f00 { // Clock control 1008c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-clock"; 1018c2ecf20Sopenharmony_ci reg = <0xf00 0x100>; 1028c2ecf20Sopenharmony_ci #clock-cells = <1>; 1038c2ecf20Sopenharmony_ci clocks = <&osc>; 1048c2ecf20Sopenharmony_ci clock-names = "osc"; 1058c2ecf20Sopenharmony_ci }; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci pmc@1000{ // Power Management Controller 1088c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-pmc"; 1098c2ecf20Sopenharmony_ci reg = <0x1000 0x100>; 1108c2ecf20Sopenharmony_ci interrupts = <83 0x2>; 1118c2ecf20Sopenharmony_ci }; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci gpio0: gpio@1100 { 1148c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-gpio"; 1158c2ecf20Sopenharmony_ci reg = <0x1100 0x080>; 1168c2ecf20Sopenharmony_ci interrupts = <78 0x8>; 1178c2ecf20Sopenharmony_ci }; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci gpio1: gpio@1180 { 1208c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-gpio"; 1218c2ecf20Sopenharmony_ci reg = <0x1180 0x080>; 1228c2ecf20Sopenharmony_ci interrupts = <86 0x8>; 1238c2ecf20Sopenharmony_ci }; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci can@1300 { // CAN rev.2 1268c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-mscan"; 1278c2ecf20Sopenharmony_ci interrupts = <12 0x8>; 1288c2ecf20Sopenharmony_ci reg = <0x1300 0x80>; 1298c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_BDLC>, 1308c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_IPS>, 1318c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_SYS>, 1328c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_REF>, 1338c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_MSCAN0_MCLK>; 1348c2ecf20Sopenharmony_ci clock-names = "ipg", "ips", "sys", "ref", "mclk"; 1358c2ecf20Sopenharmony_ci }; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci can@1380 { 1388c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-mscan"; 1398c2ecf20Sopenharmony_ci interrupts = <13 0x8>; 1408c2ecf20Sopenharmony_ci reg = <0x1380 0x80>; 1418c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_BDLC>, 1428c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_IPS>, 1438c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_SYS>, 1448c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_REF>, 1458c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_MSCAN1_MCLK>; 1468c2ecf20Sopenharmony_ci clock-names = "ipg", "ips", "sys", "ref", "mclk"; 1478c2ecf20Sopenharmony_ci }; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci sdhc@1500 { 1508c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-sdhc"; 1518c2ecf20Sopenharmony_ci interrupts = <8 0x8>; 1528c2ecf20Sopenharmony_ci reg = <0x1500 0x100>; 1538c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_IPS>, 1548c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_SDHC>; 1558c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 1568c2ecf20Sopenharmony_ci }; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci i2c@1700 { 1598c2ecf20Sopenharmony_ci #address-cells = <1>; 1608c2ecf20Sopenharmony_ci #size-cells = <0>; 1618c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-i2c", "fsl-i2c"; 1628c2ecf20Sopenharmony_ci reg = <0x1700 0x20>; 1638c2ecf20Sopenharmony_ci interrupts = <0x9 0x8>; 1648c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_I2C>; 1658c2ecf20Sopenharmony_ci clock-names = "ipg"; 1668c2ecf20Sopenharmony_ci }; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci i2c@1720 { 1698c2ecf20Sopenharmony_ci #address-cells = <1>; 1708c2ecf20Sopenharmony_ci #size-cells = <0>; 1718c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-i2c", "fsl-i2c"; 1728c2ecf20Sopenharmony_ci reg = <0x1720 0x20>; 1738c2ecf20Sopenharmony_ci interrupts = <0xa 0x8>; 1748c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_I2C>; 1758c2ecf20Sopenharmony_ci clock-names = "ipg"; 1768c2ecf20Sopenharmony_ci }; 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci i2c@1740 { 1798c2ecf20Sopenharmony_ci #address-cells = <1>; 1808c2ecf20Sopenharmony_ci #size-cells = <0>; 1818c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-i2c", "fsl-i2c"; 1828c2ecf20Sopenharmony_ci reg = <0x1740 0x20>; 1838c2ecf20Sopenharmony_ci interrupts = <0xb 0x8>; 1848c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_I2C>; 1858c2ecf20Sopenharmony_ci clock-names = "ipg"; 1868c2ecf20Sopenharmony_ci }; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci i2ccontrol@1760 { 1898c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-i2c-ctrl"; 1908c2ecf20Sopenharmony_ci reg = <0x1760 0x8>; 1918c2ecf20Sopenharmony_ci }; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci diu@2100 { 1948c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-diu"; 1958c2ecf20Sopenharmony_ci reg = <0x2100 0x100>; 1968c2ecf20Sopenharmony_ci interrupts = <64 0x8>; 1978c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_DIU>; 1988c2ecf20Sopenharmony_ci clock-names = "ipg"; 1998c2ecf20Sopenharmony_ci }; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci mdio@2800 { 2028c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-fec-mdio"; 2038c2ecf20Sopenharmony_ci reg = <0x2800 0x800>; 2048c2ecf20Sopenharmony_ci #address-cells = <1>; 2058c2ecf20Sopenharmony_ci #size-cells = <0>; 2068c2ecf20Sopenharmony_ci phy0: ethernet-phy@0 { 2078c2ecf20Sopenharmony_ci reg = <1>; 2088c2ecf20Sopenharmony_ci }; 2098c2ecf20Sopenharmony_ci }; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci eth0: ethernet@2800 { 2128c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-fec"; 2138c2ecf20Sopenharmony_ci reg = <0x2800 0x800>; 2148c2ecf20Sopenharmony_ci local-mac-address = [ 00 00 00 00 00 00 ]; 2158c2ecf20Sopenharmony_ci interrupts = <4 0x8>; 2168c2ecf20Sopenharmony_ci phy-handle = < &phy0 >; 2178c2ecf20Sopenharmony_ci phy-connection-type = "rmii"; 2188c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_FEC>; 2198c2ecf20Sopenharmony_ci clock-names = "per"; 2208c2ecf20Sopenharmony_ci }; 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci // IO control 2238c2ecf20Sopenharmony_ci ioctl@a000 { 2248c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-ioctl"; 2258c2ecf20Sopenharmony_ci reg = <0xA000 0x1000>; 2268c2ecf20Sopenharmony_ci }; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci // disable USB1 port 2298c2ecf20Sopenharmony_ci // TODO: 2308c2ecf20Sopenharmony_ci // correct pinmux config and fix USB3320 ulpi dependency 2318c2ecf20Sopenharmony_ci // before re-enabling it 2328c2ecf20Sopenharmony_ci usb@3000 { 2338c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-usb2-dr"; 2348c2ecf20Sopenharmony_ci reg = <0x3000 0x400>; 2358c2ecf20Sopenharmony_ci #address-cells = <1>; 2368c2ecf20Sopenharmony_ci #size-cells = <0>; 2378c2ecf20Sopenharmony_ci interrupts = <43 0x8>; 2388c2ecf20Sopenharmony_ci dr_mode = "host"; 2398c2ecf20Sopenharmony_ci phy_type = "ulpi"; 2408c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_USB1>; 2418c2ecf20Sopenharmony_ci clock-names = "ipg"; 2428c2ecf20Sopenharmony_ci status = "disabled"; 2438c2ecf20Sopenharmony_ci }; 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci sclpc@10100 { 2468c2ecf20Sopenharmony_ci compatible = "fsl,mpc512x-lpbfifo"; 2478c2ecf20Sopenharmony_ci reg = <0x10100 0x50>; 2488c2ecf20Sopenharmony_ci interrupts = <7 0x8>; 2498c2ecf20Sopenharmony_ci dmas = <&dma0 26>; 2508c2ecf20Sopenharmony_ci dma-names = "rx-tx"; 2518c2ecf20Sopenharmony_ci }; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci // 5125 PSCs are not 52xx or 5121 PSC compatible 2548c2ecf20Sopenharmony_ci // PSC1 uart0 aka ttyPSC0 2558c2ecf20Sopenharmony_ci serial@11100 { 2568c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc"; 2578c2ecf20Sopenharmony_ci reg = <0x11100 0x100>; 2588c2ecf20Sopenharmony_ci interrupts = <40 0x8>; 2598c2ecf20Sopenharmony_ci fsl,rx-fifo-size = <16>; 2608c2ecf20Sopenharmony_ci fsl,tx-fifo-size = <16>; 2618c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_PSC1>, 2628c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_PSC1_MCLK>; 2638c2ecf20Sopenharmony_ci clock-names = "ipg", "mclk"; 2648c2ecf20Sopenharmony_ci }; 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci // PSC9 uart1 aka ttyPSC1 2678c2ecf20Sopenharmony_ci serial@11900 { 2688c2ecf20Sopenharmony_ci compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc"; 2698c2ecf20Sopenharmony_ci reg = <0x11900 0x100>; 2708c2ecf20Sopenharmony_ci interrupts = <40 0x8>; 2718c2ecf20Sopenharmony_ci fsl,rx-fifo-size = <16>; 2728c2ecf20Sopenharmony_ci fsl,tx-fifo-size = <16>; 2738c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_PSC9>, 2748c2ecf20Sopenharmony_ci <&clks MPC512x_CLK_PSC9_MCLK>; 2758c2ecf20Sopenharmony_ci clock-names = "ipg", "mclk"; 2768c2ecf20Sopenharmony_ci }; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci pscfifo@11f00 { 2798c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-psc-fifo"; 2808c2ecf20Sopenharmony_ci reg = <0x11f00 0x100>; 2818c2ecf20Sopenharmony_ci interrupts = <40 0x8>; 2828c2ecf20Sopenharmony_ci clocks = <&clks MPC512x_CLK_PSC_FIFO>; 2838c2ecf20Sopenharmony_ci clock-names = "ipg"; 2848c2ecf20Sopenharmony_ci }; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci dma0: dma@14000 { 2878c2ecf20Sopenharmony_ci compatible = "fsl,mpc5121-dma"; // BSP name: "mpc512x-dma2" 2888c2ecf20Sopenharmony_ci reg = <0x14000 0x1800>; 2898c2ecf20Sopenharmony_ci interrupts = <65 0x8>; 2908c2ecf20Sopenharmony_ci #dma-cells = <1>; 2918c2ecf20Sopenharmony_ci }; 2928c2ecf20Sopenharmony_ci }; 2938c2ecf20Sopenharmony_ci}; 294