18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Device Tree Source for Mosaix Technologies, Inc. ICON board 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright 2010 DENX Software Engineering, Stefan Roese <sr@denx.de> 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 78c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without 88c2ecf20Sopenharmony_ci * any warranty of any kind, whether express or implied. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci/dts-v1/; 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci/ { 148c2ecf20Sopenharmony_ci #address-cells = <2>; 158c2ecf20Sopenharmony_ci #size-cells = <2>; 168c2ecf20Sopenharmony_ci model = "mosaixtech,icon"; 178c2ecf20Sopenharmony_ci compatible = "mosaixtech,icon"; 188c2ecf20Sopenharmony_ci dcr-parent = <&{/cpus/cpu@0}>; 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci aliases { 218c2ecf20Sopenharmony_ci ethernet0 = &EMAC0; 228c2ecf20Sopenharmony_ci serial0 = &UART0; 238c2ecf20Sopenharmony_ci serial1 = &UART1; 248c2ecf20Sopenharmony_ci serial2 = &UART2; 258c2ecf20Sopenharmony_ci }; 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci cpus { 288c2ecf20Sopenharmony_ci #address-cells = <1>; 298c2ecf20Sopenharmony_ci #size-cells = <0>; 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci cpu@0 { 328c2ecf20Sopenharmony_ci device_type = "cpu"; 338c2ecf20Sopenharmony_ci model = "PowerPC,440SPe"; 348c2ecf20Sopenharmony_ci reg = <0x00000000>; 358c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 368c2ecf20Sopenharmony_ci timebase-frequency = <0>; /* Filled in by U-Boot */ 378c2ecf20Sopenharmony_ci i-cache-line-size = <32>; 388c2ecf20Sopenharmony_ci d-cache-line-size = <32>; 398c2ecf20Sopenharmony_ci i-cache-size = <32768>; 408c2ecf20Sopenharmony_ci d-cache-size = <32768>; 418c2ecf20Sopenharmony_ci dcr-controller; 428c2ecf20Sopenharmony_ci dcr-access-method = "native"; 438c2ecf20Sopenharmony_ci reset-type = <2>; /* Use chip-reset */ 448c2ecf20Sopenharmony_ci }; 458c2ecf20Sopenharmony_ci }; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci memory { 488c2ecf20Sopenharmony_ci device_type = "memory"; 498c2ecf20Sopenharmony_ci reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */ 508c2ecf20Sopenharmony_ci }; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci UIC0: interrupt-controller0 { 538c2ecf20Sopenharmony_ci compatible = "ibm,uic-440spe","ibm,uic"; 548c2ecf20Sopenharmony_ci interrupt-controller; 558c2ecf20Sopenharmony_ci cell-index = <0>; 568c2ecf20Sopenharmony_ci dcr-reg = <0x0c0 0x009>; 578c2ecf20Sopenharmony_ci #address-cells = <0>; 588c2ecf20Sopenharmony_ci #size-cells = <0>; 598c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 608c2ecf20Sopenharmony_ci }; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci UIC1: interrupt-controller1 { 638c2ecf20Sopenharmony_ci compatible = "ibm,uic-440spe","ibm,uic"; 648c2ecf20Sopenharmony_ci interrupt-controller; 658c2ecf20Sopenharmony_ci cell-index = <1>; 668c2ecf20Sopenharmony_ci dcr-reg = <0x0d0 0x009>; 678c2ecf20Sopenharmony_ci #address-cells = <0>; 688c2ecf20Sopenharmony_ci #size-cells = <0>; 698c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 708c2ecf20Sopenharmony_ci interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */ 718c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 728c2ecf20Sopenharmony_ci }; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci UIC2: interrupt-controller2 { 758c2ecf20Sopenharmony_ci compatible = "ibm,uic-440spe","ibm,uic"; 768c2ecf20Sopenharmony_ci interrupt-controller; 778c2ecf20Sopenharmony_ci cell-index = <2>; 788c2ecf20Sopenharmony_ci dcr-reg = <0x0e0 0x009>; 798c2ecf20Sopenharmony_ci #address-cells = <0>; 808c2ecf20Sopenharmony_ci #size-cells = <0>; 818c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 828c2ecf20Sopenharmony_ci interrupts = <0xa 0x4 0xb 0x4>; /* cascade */ 838c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 848c2ecf20Sopenharmony_ci }; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci UIC3: interrupt-controller3 { 878c2ecf20Sopenharmony_ci compatible = "ibm,uic-440spe","ibm,uic"; 888c2ecf20Sopenharmony_ci interrupt-controller; 898c2ecf20Sopenharmony_ci cell-index = <3>; 908c2ecf20Sopenharmony_ci dcr-reg = <0x0f0 0x009>; 918c2ecf20Sopenharmony_ci #address-cells = <0>; 928c2ecf20Sopenharmony_ci #size-cells = <0>; 938c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 948c2ecf20Sopenharmony_ci interrupts = <0x10 0x4 0x11 0x4>; /* cascade */ 958c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 968c2ecf20Sopenharmony_ci }; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci SDR0: sdr { 998c2ecf20Sopenharmony_ci compatible = "ibm,sdr-440spe"; 1008c2ecf20Sopenharmony_ci dcr-reg = <0x00e 0x002>; 1018c2ecf20Sopenharmony_ci }; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci CPR0: cpr { 1048c2ecf20Sopenharmony_ci compatible = "ibm,cpr-440spe"; 1058c2ecf20Sopenharmony_ci dcr-reg = <0x00c 0x002>; 1068c2ecf20Sopenharmony_ci }; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci MQ0: mq { 1098c2ecf20Sopenharmony_ci compatible = "ibm,mq-440spe"; 1108c2ecf20Sopenharmony_ci dcr-reg = <0x040 0x020>; 1118c2ecf20Sopenharmony_ci }; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci plb { 1148c2ecf20Sopenharmony_ci compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4"; 1158c2ecf20Sopenharmony_ci #address-cells = <2>; 1168c2ecf20Sopenharmony_ci #size-cells = <1>; 1178c2ecf20Sopenharmony_ci /* addr-child addr-parent size */ 1188c2ecf20Sopenharmony_ci ranges = <0x4 0x00100000 0x4 0x00100000 0x00001000 1198c2ecf20Sopenharmony_ci 0x4 0x00200000 0x4 0x00200000 0x00000400 1208c2ecf20Sopenharmony_ci 0x4 0xe0000000 0x4 0xe0000000 0x20000000 1218c2ecf20Sopenharmony_ci 0xc 0x00000000 0xc 0x00000000 0x20000000 1228c2ecf20Sopenharmony_ci 0xd 0x00000000 0xd 0x00000000 0x80000000 1238c2ecf20Sopenharmony_ci 0xd 0x80000000 0xd 0x80000000 0x80000000 1248c2ecf20Sopenharmony_ci 0xe 0x00000000 0xe 0x00000000 0x80000000 1258c2ecf20Sopenharmony_ci 0xe 0x80000000 0xe 0x80000000 0x80000000 1268c2ecf20Sopenharmony_ci 0xf 0x00000000 0xf 0x00000000 0x80000000 1278c2ecf20Sopenharmony_ci 0xf 0x80000000 0xf 0x80000000 0x80000000>; 1288c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci SDRAM0: sdram { 1318c2ecf20Sopenharmony_ci compatible = "ibm,sdram-440spe", "ibm,sdram-405gp"; 1328c2ecf20Sopenharmony_ci dcr-reg = <0x010 0x002>; 1338c2ecf20Sopenharmony_ci }; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci MAL0: mcmal { 1368c2ecf20Sopenharmony_ci compatible = "ibm,mcmal-440spe", "ibm,mcmal2"; 1378c2ecf20Sopenharmony_ci dcr-reg = <0x180 0x062>; 1388c2ecf20Sopenharmony_ci num-tx-chans = <2>; 1398c2ecf20Sopenharmony_ci num-rx-chans = <1>; 1408c2ecf20Sopenharmony_ci interrupt-parent = <&MAL0>; 1418c2ecf20Sopenharmony_ci interrupts = <0x0 0x1 0x2 0x3 0x4>; 1428c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 1438c2ecf20Sopenharmony_ci #address-cells = <0>; 1448c2ecf20Sopenharmony_ci #size-cells = <0>; 1458c2ecf20Sopenharmony_ci interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4 1468c2ecf20Sopenharmony_ci /*RXEOB*/ 0x1 &UIC1 0x7 0x4 1478c2ecf20Sopenharmony_ci /*SERR*/ 0x2 &UIC1 0x1 0x4 1488c2ecf20Sopenharmony_ci /*TXDE*/ 0x3 &UIC1 0x2 0x4 1498c2ecf20Sopenharmony_ci /*RXDE*/ 0x4 &UIC1 0x3 0x4>; 1508c2ecf20Sopenharmony_ci }; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci POB0: opb { 1538c2ecf20Sopenharmony_ci compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb"; 1548c2ecf20Sopenharmony_ci #address-cells = <1>; 1558c2ecf20Sopenharmony_ci #size-cells = <1>; 1568c2ecf20Sopenharmony_ci ranges = <0xe0000000 0x00000004 0xe0000000 0x20000000>; 1578c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci EBC0: ebc { 1608c2ecf20Sopenharmony_ci compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc"; 1618c2ecf20Sopenharmony_ci dcr-reg = <0x012 0x002>; 1628c2ecf20Sopenharmony_ci #address-cells = <2>; 1638c2ecf20Sopenharmony_ci #size-cells = <1>; 1648c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1658c2ecf20Sopenharmony_ci /* ranges property is supplied by U-Boot */ 1668c2ecf20Sopenharmony_ci interrupts = <0x5 0x1>; 1678c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci nor_flash@0,0 { 1708c2ecf20Sopenharmony_ci compatible = "cfi-flash"; 1718c2ecf20Sopenharmony_ci bank-width = <2>; 1728c2ecf20Sopenharmony_ci reg = <0x00000000 0x00000000 0x01000000>; 1738c2ecf20Sopenharmony_ci #address-cells = <1>; 1748c2ecf20Sopenharmony_ci #size-cells = <1>; 1758c2ecf20Sopenharmony_ci partition@0 { 1768c2ecf20Sopenharmony_ci label = "kernel"; 1778c2ecf20Sopenharmony_ci reg = <0x00000000 0x001e0000>; 1788c2ecf20Sopenharmony_ci }; 1798c2ecf20Sopenharmony_ci partition@1e0000 { 1808c2ecf20Sopenharmony_ci label = "dtb"; 1818c2ecf20Sopenharmony_ci reg = <0x001e0000 0x00020000>; 1828c2ecf20Sopenharmony_ci }; 1838c2ecf20Sopenharmony_ci partition@200000 { 1848c2ecf20Sopenharmony_ci label = "root"; 1858c2ecf20Sopenharmony_ci reg = <0x00200000 0x00200000>; 1868c2ecf20Sopenharmony_ci }; 1878c2ecf20Sopenharmony_ci partition@400000 { 1888c2ecf20Sopenharmony_ci label = "user"; 1898c2ecf20Sopenharmony_ci reg = <0x00400000 0x00b60000>; 1908c2ecf20Sopenharmony_ci }; 1918c2ecf20Sopenharmony_ci partition@f60000 { 1928c2ecf20Sopenharmony_ci label = "env"; 1938c2ecf20Sopenharmony_ci reg = <0x00f60000 0x00040000>; 1948c2ecf20Sopenharmony_ci }; 1958c2ecf20Sopenharmony_ci partition@fa0000 { 1968c2ecf20Sopenharmony_ci label = "u-boot"; 1978c2ecf20Sopenharmony_ci reg = <0x00fa0000 0x00060000>; 1988c2ecf20Sopenharmony_ci }; 1998c2ecf20Sopenharmony_ci }; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci SysACE_CompactFlash: sysace@1,0 { 2028c2ecf20Sopenharmony_ci compatible = "xlnx,sysace"; 2038c2ecf20Sopenharmony_ci interrupt-parent = <&UIC2>; 2048c2ecf20Sopenharmony_ci interrupts = <24 0x4>; 2058c2ecf20Sopenharmony_ci reg = <0x00000001 0x00000000 0x10000>; 2068c2ecf20Sopenharmony_ci }; 2078c2ecf20Sopenharmony_ci }; 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci UART0: serial@f0000200 { 2108c2ecf20Sopenharmony_ci device_type = "serial"; 2118c2ecf20Sopenharmony_ci compatible = "ns16550"; 2128c2ecf20Sopenharmony_ci reg = <0xf0000200 0x00000008>; 2138c2ecf20Sopenharmony_ci virtual-reg = <0xa0000200>; 2148c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 2158c2ecf20Sopenharmony_ci current-speed = <115200>; 2168c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2178c2ecf20Sopenharmony_ci interrupts = <0x0 0x4>; 2188c2ecf20Sopenharmony_ci }; 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci UART1: serial@f0000300 { 2218c2ecf20Sopenharmony_ci device_type = "serial"; 2228c2ecf20Sopenharmony_ci compatible = "ns16550"; 2238c2ecf20Sopenharmony_ci reg = <0xf0000300 0x00000008>; 2248c2ecf20Sopenharmony_ci virtual-reg = <0xa0000300>; 2258c2ecf20Sopenharmony_ci clock-frequency = <0>; 2268c2ecf20Sopenharmony_ci current-speed = <0>; 2278c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2288c2ecf20Sopenharmony_ci interrupts = <0x1 0x4>; 2298c2ecf20Sopenharmony_ci }; 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci UART2: serial@f0000600 { 2338c2ecf20Sopenharmony_ci device_type = "serial"; 2348c2ecf20Sopenharmony_ci compatible = "ns16550"; 2358c2ecf20Sopenharmony_ci reg = <0xf0000600 0x00000008>; 2368c2ecf20Sopenharmony_ci virtual-reg = <0xa0000600>; 2378c2ecf20Sopenharmony_ci clock-frequency = <0>; 2388c2ecf20Sopenharmony_ci current-speed = <0>; 2398c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 2408c2ecf20Sopenharmony_ci interrupts = <0x5 0x4>; 2418c2ecf20Sopenharmony_ci }; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci IIC0: i2c@f0000400 { 2448c2ecf20Sopenharmony_ci compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic"; 2458c2ecf20Sopenharmony_ci reg = <0xf0000400 0x00000014>; 2468c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2478c2ecf20Sopenharmony_ci interrupts = <0x2 0x4>; 2488c2ecf20Sopenharmony_ci }; 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci IIC1: i2c@f0000500 { 2518c2ecf20Sopenharmony_ci compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic"; 2528c2ecf20Sopenharmony_ci reg = <0xf0000500 0x00000014>; 2538c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2548c2ecf20Sopenharmony_ci interrupts = <0x3 0x4>; 2558c2ecf20Sopenharmony_ci #address-cells = <1>; 2568c2ecf20Sopenharmony_ci #size-cells = <0>; 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci rtc@68 { 2598c2ecf20Sopenharmony_ci compatible = "st,m41t00"; 2608c2ecf20Sopenharmony_ci reg = <0x68>; 2618c2ecf20Sopenharmony_ci }; 2628c2ecf20Sopenharmony_ci }; 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci EMAC0: ethernet@f0000800 { 2658c2ecf20Sopenharmony_ci linux,network-index = <0x0>; 2668c2ecf20Sopenharmony_ci device_type = "network"; 2678c2ecf20Sopenharmony_ci compatible = "ibm,emac-440spe", "ibm,emac4"; 2688c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 2698c2ecf20Sopenharmony_ci interrupts = <0x1c 0x4 0x1d 0x4>; 2708c2ecf20Sopenharmony_ci reg = <0xf0000800 0x00000074>; 2718c2ecf20Sopenharmony_ci local-mac-address = [000000000000]; 2728c2ecf20Sopenharmony_ci mal-device = <&MAL0>; 2738c2ecf20Sopenharmony_ci mal-tx-channel = <0>; 2748c2ecf20Sopenharmony_ci mal-rx-channel = <0>; 2758c2ecf20Sopenharmony_ci cell-index = <0>; 2768c2ecf20Sopenharmony_ci max-frame-size = <9000>; 2778c2ecf20Sopenharmony_ci rx-fifo-size = <4096>; 2788c2ecf20Sopenharmony_ci tx-fifo-size = <2048>; 2798c2ecf20Sopenharmony_ci phy-mode = "gmii"; 2808c2ecf20Sopenharmony_ci phy-map = <0x00000000>; 2818c2ecf20Sopenharmony_ci has-inverted-stacr-oc; 2828c2ecf20Sopenharmony_ci has-new-stacr-staopc; 2838c2ecf20Sopenharmony_ci }; 2848c2ecf20Sopenharmony_ci }; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci PCIX0: pci@c0ec00000 { 2878c2ecf20Sopenharmony_ci device_type = "pci"; 2888c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 2898c2ecf20Sopenharmony_ci #size-cells = <2>; 2908c2ecf20Sopenharmony_ci #address-cells = <3>; 2918c2ecf20Sopenharmony_ci compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix"; 2928c2ecf20Sopenharmony_ci primary; 2938c2ecf20Sopenharmony_ci large-inbound-windows; 2948c2ecf20Sopenharmony_ci enable-msi-hole; 2958c2ecf20Sopenharmony_ci reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */ 2968c2ecf20Sopenharmony_ci 0x00000000 0x00000000 0x00000000 /* no IACK cycles */ 2978c2ecf20Sopenharmony_ci 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */ 2988c2ecf20Sopenharmony_ci 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */ 2998c2ecf20Sopenharmony_ci 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */ 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci /* Outbound ranges, one memory and one IO, 3028c2ecf20Sopenharmony_ci * later cannot be changed 3038c2ecf20Sopenharmony_ci */ 3048c2ecf20Sopenharmony_ci ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000 3058c2ecf20Sopenharmony_ci 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci /* Inbound 4GB range starting at 0 */ 3088c2ecf20Sopenharmony_ci dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>; 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci /* This drives busses 0 to 0xf */ 3118c2ecf20Sopenharmony_ci bus-range = <0x0 0xf>; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci /* PCI-X interrupt (SM502) is routed to extIRQ10 (UIC1, 19) */ 3148c2ecf20Sopenharmony_ci interrupt-map-mask = <0x0 0x0 0x0 0x0>; 3158c2ecf20Sopenharmony_ci interrupt-map = <0x0 0x0 0x0 0x0 &UIC1 19 0x8>; 3168c2ecf20Sopenharmony_ci }; 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci PCIE0: pcie@d00000000 { 3198c2ecf20Sopenharmony_ci device_type = "pci"; 3208c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 3218c2ecf20Sopenharmony_ci #size-cells = <2>; 3228c2ecf20Sopenharmony_ci #address-cells = <3>; 3238c2ecf20Sopenharmony_ci compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex"; 3248c2ecf20Sopenharmony_ci primary; 3258c2ecf20Sopenharmony_ci port = <0x0>; /* port number */ 3268c2ecf20Sopenharmony_ci reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */ 3278c2ecf20Sopenharmony_ci 0x0000000c 0x10000000 0x00001000>; /* Registers */ 3288c2ecf20Sopenharmony_ci dcr-reg = <0x100 0x020>; 3298c2ecf20Sopenharmony_ci sdr-base = <0x300>; 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci /* Outbound ranges, one memory and one IO, 3328c2ecf20Sopenharmony_ci * later cannot be changed 3338c2ecf20Sopenharmony_ci */ 3348c2ecf20Sopenharmony_ci ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000 3358c2ecf20Sopenharmony_ci 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci /* Inbound 4GB range starting at 0 */ 3388c2ecf20Sopenharmony_ci dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>; 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci /* This drives busses 0x10 to 0x1f */ 3418c2ecf20Sopenharmony_ci bus-range = <0x10 0x1f>; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci /* Legacy interrupts (note the weird polarity, the bridge seems 3448c2ecf20Sopenharmony_ci * to invert PCIe legacy interrupts). 3458c2ecf20Sopenharmony_ci * We are de-swizzling here because the numbers are actually for 3468c2ecf20Sopenharmony_ci * port of the root complex virtual P2P bridge. But I want 3478c2ecf20Sopenharmony_ci * to avoid putting a node for it in the tree, so the numbers 3488c2ecf20Sopenharmony_ci * below are basically de-swizzled numbers. 3498c2ecf20Sopenharmony_ci * The real slot is on idsel 0, so the swizzling is 1:1 3508c2ecf20Sopenharmony_ci */ 3518c2ecf20Sopenharmony_ci interrupt-map-mask = <0x0 0x0 0x0 0x7>; 3528c2ecf20Sopenharmony_ci interrupt-map = < 3538c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */ 3548c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */ 3558c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */ 3568c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>; 3578c2ecf20Sopenharmony_ci }; 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci PCIE1: pcie@d20000000 { 3608c2ecf20Sopenharmony_ci device_type = "pci"; 3618c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 3628c2ecf20Sopenharmony_ci #size-cells = <2>; 3638c2ecf20Sopenharmony_ci #address-cells = <3>; 3648c2ecf20Sopenharmony_ci compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex"; 3658c2ecf20Sopenharmony_ci primary; 3668c2ecf20Sopenharmony_ci port = <0x1>; /* port number */ 3678c2ecf20Sopenharmony_ci reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */ 3688c2ecf20Sopenharmony_ci 0x0000000c 0x10001000 0x00001000>; /* Registers */ 3698c2ecf20Sopenharmony_ci dcr-reg = <0x120 0x020>; 3708c2ecf20Sopenharmony_ci sdr-base = <0x340>; 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci /* Outbound ranges, one memory and one IO, 3738c2ecf20Sopenharmony_ci * later cannot be changed 3748c2ecf20Sopenharmony_ci */ 3758c2ecf20Sopenharmony_ci ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000 3768c2ecf20Sopenharmony_ci 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>; 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci /* Inbound 4GB range starting at 0 */ 3798c2ecf20Sopenharmony_ci dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>; 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci /* This drives busses 0x20 to 0x2f */ 3828c2ecf20Sopenharmony_ci bus-range = <0x20 0x2f>; 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci /* Legacy interrupts (note the weird polarity, the bridge seems 3858c2ecf20Sopenharmony_ci * to invert PCIe legacy interrupts). 3868c2ecf20Sopenharmony_ci * We are de-swizzling here because the numbers are actually for 3878c2ecf20Sopenharmony_ci * port of the root complex virtual P2P bridge. But I want 3888c2ecf20Sopenharmony_ci * to avoid putting a node for it in the tree, so the numbers 3898c2ecf20Sopenharmony_ci * below are basically de-swizzled numbers. 3908c2ecf20Sopenharmony_ci * The real slot is on idsel 0, so the swizzling is 1:1 3918c2ecf20Sopenharmony_ci */ 3928c2ecf20Sopenharmony_ci interrupt-map-mask = <0x0 0x0 0x0 0x7>; 3938c2ecf20Sopenharmony_ci interrupt-map = < 3948c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */ 3958c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */ 3968c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */ 3978c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>; 3988c2ecf20Sopenharmony_ci }; 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci I2O: i2o@400100000 { 4018c2ecf20Sopenharmony_ci compatible = "ibm,i2o-440spe"; 4028c2ecf20Sopenharmony_ci reg = <0x00000004 0x00100000 0x100>; 4038c2ecf20Sopenharmony_ci dcr-reg = <0x060 0x020>; 4048c2ecf20Sopenharmony_ci }; 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci DMA0: dma0@400100100 { 4078c2ecf20Sopenharmony_ci compatible = "ibm,dma-440spe"; 4088c2ecf20Sopenharmony_ci cell-index = <0>; 4098c2ecf20Sopenharmony_ci reg = <0x00000004 0x00100100 0x100>; 4108c2ecf20Sopenharmony_ci dcr-reg = <0x060 0x020>; 4118c2ecf20Sopenharmony_ci interrupt-parent = <&DMA0>; 4128c2ecf20Sopenharmony_ci interrupts = <0 1>; 4138c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 4148c2ecf20Sopenharmony_ci #address-cells = <0>; 4158c2ecf20Sopenharmony_ci #size-cells = <0>; 4168c2ecf20Sopenharmony_ci interrupt-map = < 4178c2ecf20Sopenharmony_ci 0 &UIC0 0x14 4 4188c2ecf20Sopenharmony_ci 1 &UIC1 0x16 4>; 4198c2ecf20Sopenharmony_ci }; 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci DMA1: dma1@400100200 { 4228c2ecf20Sopenharmony_ci compatible = "ibm,dma-440spe"; 4238c2ecf20Sopenharmony_ci cell-index = <1>; 4248c2ecf20Sopenharmony_ci reg = <0x00000004 0x00100200 0x100>; 4258c2ecf20Sopenharmony_ci dcr-reg = <0x060 0x020>; 4268c2ecf20Sopenharmony_ci interrupt-parent = <&DMA1>; 4278c2ecf20Sopenharmony_ci interrupts = <0 1>; 4288c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 4298c2ecf20Sopenharmony_ci #address-cells = <0>; 4308c2ecf20Sopenharmony_ci #size-cells = <0>; 4318c2ecf20Sopenharmony_ci interrupt-map = < 4328c2ecf20Sopenharmony_ci 0 &UIC0 0x16 4 4338c2ecf20Sopenharmony_ci 1 &UIC1 0x16 4>; 4348c2ecf20Sopenharmony_ci }; 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci xor-accel@400200000 { 4378c2ecf20Sopenharmony_ci compatible = "amcc,xor-accelerator"; 4388c2ecf20Sopenharmony_ci reg = <0x00000004 0x00200000 0x400>; 4398c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 4408c2ecf20Sopenharmony_ci interrupts = <0x1f 4>; 4418c2ecf20Sopenharmony_ci }; 4428c2ecf20Sopenharmony_ci }; 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci chosen { 4458c2ecf20Sopenharmony_ci stdout-path = "/plb/opb/serial@f0000200"; 4468c2ecf20Sopenharmony_ci }; 4478c2ecf20Sopenharmony_ci}; 448