18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Cyrus 5020 Device Tree Source, based on p5020ds.dts
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright 2015 Andy Fleming
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * p5020ds.dts copyright:
88c2ecf20Sopenharmony_ci * Copyright 2010 - 2014 Freescale Semiconductor Inc.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci/include/ "p5020si-pre.dtsi"
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci/ {
148c2ecf20Sopenharmony_ci	model = "varisys,CYRUS";
158c2ecf20Sopenharmony_ci	compatible = "varisys,CYRUS";
168c2ecf20Sopenharmony_ci	#address-cells = <2>;
178c2ecf20Sopenharmony_ci	#size-cells = <2>;
188c2ecf20Sopenharmony_ci	interrupt-parent = <&mpic>;
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci	memory {
218c2ecf20Sopenharmony_ci		device_type = "memory";
228c2ecf20Sopenharmony_ci	};
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci	reserved-memory {
258c2ecf20Sopenharmony_ci		#address-cells = <2>;
268c2ecf20Sopenharmony_ci		#size-cells = <2>;
278c2ecf20Sopenharmony_ci		ranges;
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci		bman_fbpr: bman-fbpr {
308c2ecf20Sopenharmony_ci			size = <0 0x1000000>;
318c2ecf20Sopenharmony_ci			alignment = <0 0x1000000>;
328c2ecf20Sopenharmony_ci		};
338c2ecf20Sopenharmony_ci		qman_fqd: qman-fqd {
348c2ecf20Sopenharmony_ci			size = <0 0x400000>;
358c2ecf20Sopenharmony_ci			alignment = <0 0x400000>;
368c2ecf20Sopenharmony_ci		};
378c2ecf20Sopenharmony_ci		qman_pfdr: qman-pfdr {
388c2ecf20Sopenharmony_ci			size = <0 0x2000000>;
398c2ecf20Sopenharmony_ci			alignment = <0 0x2000000>;
408c2ecf20Sopenharmony_ci		};
418c2ecf20Sopenharmony_ci	};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	dcsr: dcsr@f00000000 {
448c2ecf20Sopenharmony_ci		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
458c2ecf20Sopenharmony_ci	};
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	bportals: bman-portals@ff4000000 {
488c2ecf20Sopenharmony_ci		ranges = <0x0 0xf 0xf4000000 0x200000>;
498c2ecf20Sopenharmony_ci	};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci	qportals: qman-portals@ff4200000 {
528c2ecf20Sopenharmony_ci		ranges = <0x0 0xf 0xf4200000 0x200000>;
538c2ecf20Sopenharmony_ci	};
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	soc: soc@ffe000000 {
568c2ecf20Sopenharmony_ci		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
578c2ecf20Sopenharmony_ci		reg = <0xf 0xfe000000 0 0x00001000>;
588c2ecf20Sopenharmony_ci		spi@110000 {
598c2ecf20Sopenharmony_ci		};
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci		i2c@118100 {
628c2ecf20Sopenharmony_ci		};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci		i2c@119100 {
658c2ecf20Sopenharmony_ci			rtc@6f {
668c2ecf20Sopenharmony_ci				compatible = "microchip,mcp7941x";
678c2ecf20Sopenharmony_ci				reg = <0x6f>;
688c2ecf20Sopenharmony_ci			};
698c2ecf20Sopenharmony_ci		};
708c2ecf20Sopenharmony_ci	};
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci	rio: rapidio@ffe0c0000 {
738c2ecf20Sopenharmony_ci		reg = <0xf 0xfe0c0000 0 0x11000>;
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci		port1 {
768c2ecf20Sopenharmony_ci			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
778c2ecf20Sopenharmony_ci		};
788c2ecf20Sopenharmony_ci		port2 {
798c2ecf20Sopenharmony_ci			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
808c2ecf20Sopenharmony_ci		};
818c2ecf20Sopenharmony_ci	};
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	lbc: localbus@ffe124000 {
848c2ecf20Sopenharmony_ci		reg = <0xf 0xfe124000 0 0x1000>;
858c2ecf20Sopenharmony_ci		ranges = <0 0 0xf 0xe8000000 0x08000000
868c2ecf20Sopenharmony_ci			  2 0 0xf 0xffa00000 0x00040000
878c2ecf20Sopenharmony_ci			  3 0 0xf 0xffdf0000 0x00008000>;
888c2ecf20Sopenharmony_ci	};
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	pci0: pcie@ffe200000 {
918c2ecf20Sopenharmony_ci		reg = <0xf 0xfe200000 0 0x1000>;
928c2ecf20Sopenharmony_ci		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
938c2ecf20Sopenharmony_ci			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
948c2ecf20Sopenharmony_ci		pcie@0 {
958c2ecf20Sopenharmony_ci			ranges = <0x02000000 0 0xe0000000
968c2ecf20Sopenharmony_ci				  0x02000000 0 0xe0000000
978c2ecf20Sopenharmony_ci				  0 0x20000000
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1008c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1018c2ecf20Sopenharmony_ci				  0 0x00010000>;
1028c2ecf20Sopenharmony_ci		};
1038c2ecf20Sopenharmony_ci	};
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	pci1: pcie@ffe201000 {
1068c2ecf20Sopenharmony_ci		reg = <0xf 0xfe201000 0 0x1000>;
1078c2ecf20Sopenharmony_ci		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
1088c2ecf20Sopenharmony_ci			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
1098c2ecf20Sopenharmony_ci		pcie@0 {
1108c2ecf20Sopenharmony_ci			ranges = <0x02000000 0 0xe0000000
1118c2ecf20Sopenharmony_ci				  0x02000000 0 0xe0000000
1128c2ecf20Sopenharmony_ci				  0 0x20000000
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1158c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1168c2ecf20Sopenharmony_ci				  0 0x00010000>;
1178c2ecf20Sopenharmony_ci		};
1188c2ecf20Sopenharmony_ci	};
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	pci2: pcie@ffe202000 {
1218c2ecf20Sopenharmony_ci		reg = <0xf 0xfe202000 0 0x1000>;
1228c2ecf20Sopenharmony_ci		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
1238c2ecf20Sopenharmony_ci			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
1248c2ecf20Sopenharmony_ci		pcie@0 {
1258c2ecf20Sopenharmony_ci			ranges = <0x02000000 0 0xe0000000
1268c2ecf20Sopenharmony_ci				  0x02000000 0 0xe0000000
1278c2ecf20Sopenharmony_ci				  0 0x20000000
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1308c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1318c2ecf20Sopenharmony_ci				  0 0x00010000>;
1328c2ecf20Sopenharmony_ci		};
1338c2ecf20Sopenharmony_ci	};
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	pci3: pcie@ffe203000 {
1368c2ecf20Sopenharmony_ci		reg = <0xf 0xfe203000 0 0x1000>;
1378c2ecf20Sopenharmony_ci		ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
1388c2ecf20Sopenharmony_ci			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
1398c2ecf20Sopenharmony_ci		pcie@0 {
1408c2ecf20Sopenharmony_ci			ranges = <0x02000000 0 0xe0000000
1418c2ecf20Sopenharmony_ci				  0x02000000 0 0xe0000000
1428c2ecf20Sopenharmony_ci				  0 0x20000000
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1458c2ecf20Sopenharmony_ci				  0x01000000 0 0x00000000
1468c2ecf20Sopenharmony_ci				  0 0x00010000>;
1478c2ecf20Sopenharmony_ci		};
1488c2ecf20Sopenharmony_ci	};
1498c2ecf20Sopenharmony_ci};
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci/include/ "p5020si-post.dtsi"
152