18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Device Tree for Bluestone (APM821xx) board. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2010, Applied Micro Circuits Corporation 68c2ecf20Sopenharmony_ci * Author: Tirumala R Marri <tmarri@apm.com> 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci/dts-v1/; 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci/ { 128c2ecf20Sopenharmony_ci #address-cells = <2>; 138c2ecf20Sopenharmony_ci #size-cells = <1>; 148c2ecf20Sopenharmony_ci model = "apm,bluestone"; 158c2ecf20Sopenharmony_ci compatible = "apm,bluestone"; 168c2ecf20Sopenharmony_ci dcr-parent = <&{/cpus/cpu@0}>; 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci aliases { 198c2ecf20Sopenharmony_ci ethernet0 = &EMAC0; 208c2ecf20Sopenharmony_ci serial0 = &UART0; 218c2ecf20Sopenharmony_ci serial1 = &UART1; 228c2ecf20Sopenharmony_ci }; 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci cpus { 258c2ecf20Sopenharmony_ci #address-cells = <1>; 268c2ecf20Sopenharmony_ci #size-cells = <0>; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci cpu@0 { 298c2ecf20Sopenharmony_ci device_type = "cpu"; 308c2ecf20Sopenharmony_ci model = "PowerPC,apm821xx"; 318c2ecf20Sopenharmony_ci reg = <0x00000000>; 328c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 338c2ecf20Sopenharmony_ci timebase-frequency = <0>; /* Filled in by U-Boot */ 348c2ecf20Sopenharmony_ci i-cache-line-size = <32>; 358c2ecf20Sopenharmony_ci d-cache-line-size = <32>; 368c2ecf20Sopenharmony_ci i-cache-size = <32768>; 378c2ecf20Sopenharmony_ci d-cache-size = <32768>; 388c2ecf20Sopenharmony_ci dcr-controller; 398c2ecf20Sopenharmony_ci dcr-access-method = "native"; 408c2ecf20Sopenharmony_ci next-level-cache = <&L2C0>; 418c2ecf20Sopenharmony_ci }; 428c2ecf20Sopenharmony_ci }; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci memory { 458c2ecf20Sopenharmony_ci device_type = "memory"; 468c2ecf20Sopenharmony_ci reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 478c2ecf20Sopenharmony_ci }; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci UIC0: interrupt-controller0 { 508c2ecf20Sopenharmony_ci compatible = "ibm,uic"; 518c2ecf20Sopenharmony_ci interrupt-controller; 528c2ecf20Sopenharmony_ci cell-index = <0>; 538c2ecf20Sopenharmony_ci dcr-reg = <0x0c0 0x009>; 548c2ecf20Sopenharmony_ci #address-cells = <0>; 558c2ecf20Sopenharmony_ci #size-cells = <0>; 568c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 578c2ecf20Sopenharmony_ci }; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci UIC1: interrupt-controller1 { 608c2ecf20Sopenharmony_ci compatible = "ibm,uic"; 618c2ecf20Sopenharmony_ci interrupt-controller; 628c2ecf20Sopenharmony_ci cell-index = <1>; 638c2ecf20Sopenharmony_ci dcr-reg = <0x0d0 0x009>; 648c2ecf20Sopenharmony_ci #address-cells = <0>; 658c2ecf20Sopenharmony_ci #size-cells = <0>; 668c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 678c2ecf20Sopenharmony_ci interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */ 688c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 698c2ecf20Sopenharmony_ci }; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci UIC2: interrupt-controller2 { 728c2ecf20Sopenharmony_ci compatible = "ibm,uic"; 738c2ecf20Sopenharmony_ci interrupt-controller; 748c2ecf20Sopenharmony_ci cell-index = <2>; 758c2ecf20Sopenharmony_ci dcr-reg = <0x0e0 0x009>; 768c2ecf20Sopenharmony_ci #address-cells = <0>; 778c2ecf20Sopenharmony_ci #size-cells = <0>; 788c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 798c2ecf20Sopenharmony_ci interrupts = <0xa 0x4 0xb 0x4>; /* cascade */ 808c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 818c2ecf20Sopenharmony_ci }; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci UIC3: interrupt-controller3 { 848c2ecf20Sopenharmony_ci compatible = "ibm,uic"; 858c2ecf20Sopenharmony_ci interrupt-controller; 868c2ecf20Sopenharmony_ci cell-index = <3>; 878c2ecf20Sopenharmony_ci dcr-reg = <0x0f0 0x009>; 888c2ecf20Sopenharmony_ci #address-cells = <0>; 898c2ecf20Sopenharmony_ci #size-cells = <0>; 908c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 918c2ecf20Sopenharmony_ci interrupts = <0x10 0x4 0x11 0x4>; /* cascade */ 928c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 938c2ecf20Sopenharmony_ci }; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci OCM: ocm@400040000 { 968c2ecf20Sopenharmony_ci compatible = "ibm,ocm"; 978c2ecf20Sopenharmony_ci status = "okay"; 988c2ecf20Sopenharmony_ci cell-index = <1>; 998c2ecf20Sopenharmony_ci /* configured in U-Boot */ 1008c2ecf20Sopenharmony_ci reg = <4 0x00040000 0x8000>; /* 32K */ 1018c2ecf20Sopenharmony_ci }; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci SDR0: sdr { 1048c2ecf20Sopenharmony_ci compatible = "ibm,sdr-apm821xx"; 1058c2ecf20Sopenharmony_ci dcr-reg = <0x00e 0x002>; 1068c2ecf20Sopenharmony_ci }; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci CPR0: cpr { 1098c2ecf20Sopenharmony_ci compatible = "ibm,cpr-apm821xx"; 1108c2ecf20Sopenharmony_ci dcr-reg = <0x00c 0x002>; 1118c2ecf20Sopenharmony_ci }; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci L2C0: l2c { 1148c2ecf20Sopenharmony_ci compatible = "ibm,l2-cache-apm82181", "ibm,l2-cache"; 1158c2ecf20Sopenharmony_ci dcr-reg = <0x020 0x008 1168c2ecf20Sopenharmony_ci 0x030 0x008>; 1178c2ecf20Sopenharmony_ci cache-line-size = <32>; 1188c2ecf20Sopenharmony_ci cache-size = <262144>; 1198c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 1208c2ecf20Sopenharmony_ci interrupts = <11 1>; 1218c2ecf20Sopenharmony_ci }; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci plb { 1248c2ecf20Sopenharmony_ci compatible = "ibm,plb4"; 1258c2ecf20Sopenharmony_ci #address-cells = <2>; 1268c2ecf20Sopenharmony_ci #size-cells = <1>; 1278c2ecf20Sopenharmony_ci ranges; 1288c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci SDRAM0: sdram { 1318c2ecf20Sopenharmony_ci compatible = "ibm,sdram-apm821xx"; 1328c2ecf20Sopenharmony_ci dcr-reg = <0x010 0x002>; 1338c2ecf20Sopenharmony_ci }; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci MAL0: mcmal { 1368c2ecf20Sopenharmony_ci compatible = "ibm,mcmal2"; 1378c2ecf20Sopenharmony_ci descriptor-memory = "ocm"; 1388c2ecf20Sopenharmony_ci dcr-reg = <0x180 0x062>; 1398c2ecf20Sopenharmony_ci num-tx-chans = <1>; 1408c2ecf20Sopenharmony_ci num-rx-chans = <1>; 1418c2ecf20Sopenharmony_ci #address-cells = <0>; 1428c2ecf20Sopenharmony_ci #size-cells = <0>; 1438c2ecf20Sopenharmony_ci interrupt-parent = <&UIC2>; 1448c2ecf20Sopenharmony_ci interrupts = < /*TXEOB*/ 0x6 0x4 1458c2ecf20Sopenharmony_ci /*RXEOB*/ 0x7 0x4 1468c2ecf20Sopenharmony_ci /*SERR*/ 0x3 0x4 1478c2ecf20Sopenharmony_ci /*TXDE*/ 0x4 0x4 1488c2ecf20Sopenharmony_ci /*RXDE*/ 0x5 0x4>; 1498c2ecf20Sopenharmony_ci }; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci POB0: opb { 1528c2ecf20Sopenharmony_ci compatible = "ibm,opb"; 1538c2ecf20Sopenharmony_ci #address-cells = <1>; 1548c2ecf20Sopenharmony_ci #size-cells = <1>; 1558c2ecf20Sopenharmony_ci ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>; 1568c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci EBC0: ebc { 1598c2ecf20Sopenharmony_ci compatible = "ibm,ebc"; 1608c2ecf20Sopenharmony_ci dcr-reg = <0x012 0x002>; 1618c2ecf20Sopenharmony_ci #address-cells = <2>; 1628c2ecf20Sopenharmony_ci #size-cells = <1>; 1638c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 1648c2ecf20Sopenharmony_ci /* ranges property is supplied by U-Boot */ 1658c2ecf20Sopenharmony_ci ranges = < 0x00000003 0x00000000 0xe0000000 0x8000000>; 1668c2ecf20Sopenharmony_ci interrupts = <0x6 0x4>; 1678c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci nor_flash@0,0 { 1708c2ecf20Sopenharmony_ci compatible = "amd,s29gl512n", "cfi-flash"; 1718c2ecf20Sopenharmony_ci bank-width = <2>; 1728c2ecf20Sopenharmony_ci reg = <0x00000000 0x00000000 0x00400000>; 1738c2ecf20Sopenharmony_ci #address-cells = <1>; 1748c2ecf20Sopenharmony_ci #size-cells = <1>; 1758c2ecf20Sopenharmony_ci partition@0 { 1768c2ecf20Sopenharmony_ci label = "kernel"; 1778c2ecf20Sopenharmony_ci reg = <0x00000000 0x00180000>; 1788c2ecf20Sopenharmony_ci }; 1798c2ecf20Sopenharmony_ci partition@180000 { 1808c2ecf20Sopenharmony_ci label = "env"; 1818c2ecf20Sopenharmony_ci reg = <0x00180000 0x00020000>; 1828c2ecf20Sopenharmony_ci }; 1838c2ecf20Sopenharmony_ci partition@1a0000 { 1848c2ecf20Sopenharmony_ci label = "u-boot"; 1858c2ecf20Sopenharmony_ci reg = <0x001a0000 0x00060000>; 1868c2ecf20Sopenharmony_ci }; 1878c2ecf20Sopenharmony_ci }; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci ndfc@1,0 { 1908c2ecf20Sopenharmony_ci compatible = "ibm,ndfc"; 1918c2ecf20Sopenharmony_ci reg = <0x00000003 0x00000000 0x00002000>; 1928c2ecf20Sopenharmony_ci ccr = <0x00001000>; 1938c2ecf20Sopenharmony_ci bank-settings = <0x80002222>; 1948c2ecf20Sopenharmony_ci #address-cells = <1>; 1958c2ecf20Sopenharmony_ci #size-cells = <1>; 1968c2ecf20Sopenharmony_ci /* 2Gb Nand Flash */ 1978c2ecf20Sopenharmony_ci nand { 1988c2ecf20Sopenharmony_ci #address-cells = <1>; 1998c2ecf20Sopenharmony_ci #size-cells = <1>; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci partition@0 { 2028c2ecf20Sopenharmony_ci label = "firmware"; 2038c2ecf20Sopenharmony_ci reg = <0x00000000 0x00C00000>; 2048c2ecf20Sopenharmony_ci }; 2058c2ecf20Sopenharmony_ci partition@c00000 { 2068c2ecf20Sopenharmony_ci label = "environment"; 2078c2ecf20Sopenharmony_ci reg = <0x00C00000 0x00B00000>; 2088c2ecf20Sopenharmony_ci }; 2098c2ecf20Sopenharmony_ci partition@1700000 { 2108c2ecf20Sopenharmony_ci label = "kernel"; 2118c2ecf20Sopenharmony_ci reg = <0x01700000 0x00E00000>; 2128c2ecf20Sopenharmony_ci }; 2138c2ecf20Sopenharmony_ci partition@2500000 { 2148c2ecf20Sopenharmony_ci label = "root"; 2158c2ecf20Sopenharmony_ci reg = <0x02500000 0x08200000>; 2168c2ecf20Sopenharmony_ci }; 2178c2ecf20Sopenharmony_ci partition@a700000 { 2188c2ecf20Sopenharmony_ci label = "device-tree"; 2198c2ecf20Sopenharmony_ci reg = <0x0A700000 0x00B00000>; 2208c2ecf20Sopenharmony_ci }; 2218c2ecf20Sopenharmony_ci partition@b200000 { 2228c2ecf20Sopenharmony_ci label = "config"; 2238c2ecf20Sopenharmony_ci reg = <0x0B200000 0x00D00000>; 2248c2ecf20Sopenharmony_ci }; 2258c2ecf20Sopenharmony_ci partition@bf00000 { 2268c2ecf20Sopenharmony_ci label = "diag"; 2278c2ecf20Sopenharmony_ci reg = <0x0BF00000 0x00C00000>; 2288c2ecf20Sopenharmony_ci }; 2298c2ecf20Sopenharmony_ci partition@cb00000 { 2308c2ecf20Sopenharmony_ci label = "vendor"; 2318c2ecf20Sopenharmony_ci reg = <0x0CB00000 0x3500000>; 2328c2ecf20Sopenharmony_ci }; 2338c2ecf20Sopenharmony_ci }; 2348c2ecf20Sopenharmony_ci }; 2358c2ecf20Sopenharmony_ci }; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci UART0: serial@ef600300 { 2388c2ecf20Sopenharmony_ci device_type = "serial"; 2398c2ecf20Sopenharmony_ci compatible = "ns16550"; 2408c2ecf20Sopenharmony_ci reg = <0xef600300 0x00000008>; 2418c2ecf20Sopenharmony_ci virtual-reg = <0xef600300>; 2428c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 2438c2ecf20Sopenharmony_ci current-speed = <0>; /* Filled in by U-Boot */ 2448c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 2458c2ecf20Sopenharmony_ci interrupts = <0x1 0x4>; 2468c2ecf20Sopenharmony_ci }; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci UART1: serial@ef600400 { 2498c2ecf20Sopenharmony_ci device_type = "serial"; 2508c2ecf20Sopenharmony_ci compatible = "ns16550"; 2518c2ecf20Sopenharmony_ci reg = <0xef600400 0x00000008>; 2528c2ecf20Sopenharmony_ci virtual-reg = <0xef600400>; 2538c2ecf20Sopenharmony_ci clock-frequency = <0>; /* Filled in by U-Boot */ 2548c2ecf20Sopenharmony_ci current-speed = <0>; /* Filled in by U-Boot */ 2558c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2568c2ecf20Sopenharmony_ci interrupts = <0x1 0x4>; 2578c2ecf20Sopenharmony_ci }; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci IIC0: i2c@ef600700 { 2608c2ecf20Sopenharmony_ci compatible = "ibm,iic"; 2618c2ecf20Sopenharmony_ci reg = <0xef600700 0x00000014>; 2628c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2638c2ecf20Sopenharmony_ci interrupts = <0x2 0x4>; 2648c2ecf20Sopenharmony_ci #address-cells = <1>; 2658c2ecf20Sopenharmony_ci #size-cells = <0>; 2668c2ecf20Sopenharmony_ci rtc@68 { 2678c2ecf20Sopenharmony_ci compatible = "st,m41t80"; 2688c2ecf20Sopenharmony_ci reg = <0x68>; 2698c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2708c2ecf20Sopenharmony_ci interrupts = <0x9 0x8>; 2718c2ecf20Sopenharmony_ci }; 2728c2ecf20Sopenharmony_ci sttm@4C { 2738c2ecf20Sopenharmony_ci compatible = "adm,adm1032"; 2748c2ecf20Sopenharmony_ci reg = <0x4C>; 2758c2ecf20Sopenharmony_ci interrupt-parent = <&UIC1>; 2768c2ecf20Sopenharmony_ci interrupts = <0x1E 0x8>; /* CPU_THERNAL_L */ 2778c2ecf20Sopenharmony_ci }; 2788c2ecf20Sopenharmony_ci }; 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci IIC1: i2c@ef600800 { 2818c2ecf20Sopenharmony_ci compatible = "ibm,iic"; 2828c2ecf20Sopenharmony_ci reg = <0xef600800 0x00000014>; 2838c2ecf20Sopenharmony_ci interrupt-parent = <&UIC0>; 2848c2ecf20Sopenharmony_ci interrupts = <0x3 0x4>; 2858c2ecf20Sopenharmony_ci }; 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci RGMII0: emac-rgmii@ef601500 { 2888c2ecf20Sopenharmony_ci compatible = "ibm,rgmii"; 2898c2ecf20Sopenharmony_ci reg = <0xef601500 0x00000008>; 2908c2ecf20Sopenharmony_ci has-mdio; 2918c2ecf20Sopenharmony_ci }; 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci TAH0: emac-tah@ef601350 { 2948c2ecf20Sopenharmony_ci compatible = "ibm,tah"; 2958c2ecf20Sopenharmony_ci reg = <0xef601350 0x00000030>; 2968c2ecf20Sopenharmony_ci }; 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci EMAC0: ethernet@ef600c00 { 2998c2ecf20Sopenharmony_ci device_type = "network"; 3008c2ecf20Sopenharmony_ci compatible = "ibm,emac-apm821xx", "ibm,emac4sync"; 3018c2ecf20Sopenharmony_ci interrupt-parent = <&EMAC0>; 3028c2ecf20Sopenharmony_ci interrupts = <0x0 0x1>; 3038c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 3048c2ecf20Sopenharmony_ci #address-cells = <0>; 3058c2ecf20Sopenharmony_ci #size-cells = <0>; 3068c2ecf20Sopenharmony_ci interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4 3078c2ecf20Sopenharmony_ci /*Wake*/ 0x1 &UIC2 0x14 0x4>; 3088c2ecf20Sopenharmony_ci reg = <0xef600c00 0x000000c4>; 3098c2ecf20Sopenharmony_ci local-mac-address = [000000000000]; /* Filled in by U-Boot */ 3108c2ecf20Sopenharmony_ci mal-device = <&MAL0>; 3118c2ecf20Sopenharmony_ci mal-tx-channel = <0>; 3128c2ecf20Sopenharmony_ci mal-rx-channel = <0>; 3138c2ecf20Sopenharmony_ci cell-index = <0>; 3148c2ecf20Sopenharmony_ci max-frame-size = <9000>; 3158c2ecf20Sopenharmony_ci rx-fifo-size = <16384>; 3168c2ecf20Sopenharmony_ci tx-fifo-size = <2048>; 3178c2ecf20Sopenharmony_ci phy-mode = "rgmii"; 3188c2ecf20Sopenharmony_ci phy-map = <0x00000000>; 3198c2ecf20Sopenharmony_ci rgmii-device = <&RGMII0>; 3208c2ecf20Sopenharmony_ci rgmii-channel = <0>; 3218c2ecf20Sopenharmony_ci tah-device = <&TAH0>; 3228c2ecf20Sopenharmony_ci tah-channel = <0>; 3238c2ecf20Sopenharmony_ci has-inverted-stacr-oc; 3248c2ecf20Sopenharmony_ci has-new-stacr-staopc; 3258c2ecf20Sopenharmony_ci }; 3268c2ecf20Sopenharmony_ci }; 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci PCIE0: pcie@d00000000 { 3298c2ecf20Sopenharmony_ci device_type = "pci"; 3308c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 3318c2ecf20Sopenharmony_ci #size-cells = <2>; 3328c2ecf20Sopenharmony_ci #address-cells = <3>; 3338c2ecf20Sopenharmony_ci compatible = "ibm,plb-pciex-apm821xx", "ibm,plb-pciex"; 3348c2ecf20Sopenharmony_ci primary; 3358c2ecf20Sopenharmony_ci port = <0x0>; /* port number */ 3368c2ecf20Sopenharmony_ci reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */ 3378c2ecf20Sopenharmony_ci 0x0000000c 0x08010000 0x00001000>; /* Registers */ 3388c2ecf20Sopenharmony_ci dcr-reg = <0x100 0x020>; 3398c2ecf20Sopenharmony_ci sdr-base = <0x300>; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci /* Outbound ranges, one memory and one IO, 3428c2ecf20Sopenharmony_ci * later cannot be changed 3438c2ecf20Sopenharmony_ci */ 3448c2ecf20Sopenharmony_ci ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000 3458c2ecf20Sopenharmony_ci 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000 3468c2ecf20Sopenharmony_ci 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>; 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci /* Inbound 2GB range starting at 0 */ 3498c2ecf20Sopenharmony_ci dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci /* This drives busses 40 to 0x7f */ 3528c2ecf20Sopenharmony_ci bus-range = <0x40 0x7f>; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci /* Legacy interrupts (note the weird polarity, the bridge seems 3558c2ecf20Sopenharmony_ci * to invert PCIe legacy interrupts). 3568c2ecf20Sopenharmony_ci * We are de-swizzling here because the numbers are actually for 3578c2ecf20Sopenharmony_ci * port of the root complex virtual P2P bridge. But I want 3588c2ecf20Sopenharmony_ci * to avoid putting a node for it in the tree, so the numbers 3598c2ecf20Sopenharmony_ci * below are basically de-swizzled numbers. 3608c2ecf20Sopenharmony_ci * The real slot is on idsel 0, so the swizzling is 1:1 3618c2ecf20Sopenharmony_ci */ 3628c2ecf20Sopenharmony_ci interrupt-map-mask = <0x0 0x0 0x0 0x7>; 3638c2ecf20Sopenharmony_ci interrupt-map = < 3648c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */ 3658c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */ 3668c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */ 3678c2ecf20Sopenharmony_ci 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>; 3688c2ecf20Sopenharmony_ci }; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci MSI: ppc4xx-msi@C10000000 { 3718c2ecf20Sopenharmony_ci compatible = "amcc,ppc4xx-msi", "ppc4xx-msi"; 3728c2ecf20Sopenharmony_ci reg = < 0xC 0x10000000 0x100 3738c2ecf20Sopenharmony_ci 0xC 0x10000000 0x100>; 3748c2ecf20Sopenharmony_ci sdr-base = <0x36C>; 3758c2ecf20Sopenharmony_ci msi-data = <0x00004440>; 3768c2ecf20Sopenharmony_ci msi-mask = <0x0000ffe0>; 3778c2ecf20Sopenharmony_ci interrupts =<0 1 2 3 4 5 6 7>; 3788c2ecf20Sopenharmony_ci interrupt-parent = <&MSI>; 3798c2ecf20Sopenharmony_ci #interrupt-cells = <1>; 3808c2ecf20Sopenharmony_ci #address-cells = <0>; 3818c2ecf20Sopenharmony_ci #size-cells = <0>; 3828c2ecf20Sopenharmony_ci msi-available-ranges = <0x0 0x100>; 3838c2ecf20Sopenharmony_ci interrupt-map = < 3848c2ecf20Sopenharmony_ci 0 &UIC3 0x18 1 3858c2ecf20Sopenharmony_ci 1 &UIC3 0x19 1 3868c2ecf20Sopenharmony_ci 2 &UIC3 0x1A 1 3878c2ecf20Sopenharmony_ci 3 &UIC3 0x1B 1 3888c2ecf20Sopenharmony_ci 4 &UIC3 0x1C 1 3898c2ecf20Sopenharmony_ci 5 &UIC3 0x1D 1 3908c2ecf20Sopenharmony_ci 6 &UIC3 0x1E 1 3918c2ecf20Sopenharmony_ci 7 &UIC3 0x1F 1 3928c2ecf20Sopenharmony_ci >; 3938c2ecf20Sopenharmony_ci }; 3948c2ecf20Sopenharmony_ci }; 3958c2ecf20Sopenharmony_ci}; 396