18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Defines macros and constants for Renesas RZ/N1 pin controller pin 48c2ecf20Sopenharmony_ci * muxing functions. 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci#ifndef __DT_BINDINGS_RZN1_PINCTRL_H 78c2ecf20Sopenharmony_ci#define __DT_BINDINGS_RZN1_PINCTRL_H 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#define RZN1_PINMUX(_gpio, _func) \ 108c2ecf20Sopenharmony_ci (((_func) << 8) | (_gpio)) 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci/* 138c2ecf20Sopenharmony_ci * Given the different levels of muxing on the SoC, it was decided to 148c2ecf20Sopenharmony_ci * 'linearize' them into one numerical space. So mux level 1, 2 and the MDIO 158c2ecf20Sopenharmony_ci * muxes are all represented by one single value. 168c2ecf20Sopenharmony_ci * 178c2ecf20Sopenharmony_ci * You can derive the hardware value pretty easily too, as 188c2ecf20Sopenharmony_ci * 0...9 are Level 1 198c2ecf20Sopenharmony_ci * 10...71 are Level 2. The Level 2 mux will be set to this 208c2ecf20Sopenharmony_ci * value - RZN1_FUNC_L2_OFFSET, and the Level 1 mux will be 218c2ecf20Sopenharmony_ci * set accordingly. 228c2ecf20Sopenharmony_ci * 72...103 are for the 2 MDIO muxes. 238c2ecf20Sopenharmony_ci */ 248c2ecf20Sopenharmony_ci#define RZN1_FUNC_HIGHZ 0 258c2ecf20Sopenharmony_ci#define RZN1_FUNC_0L 1 268c2ecf20Sopenharmony_ci#define RZN1_FUNC_CLK_ETH_MII_RGMII_RMII 2 278c2ecf20Sopenharmony_ci#define RZN1_FUNC_CLK_ETH_NAND 3 288c2ecf20Sopenharmony_ci#define RZN1_FUNC_QSPI 4 298c2ecf20Sopenharmony_ci#define RZN1_FUNC_SDIO 5 308c2ecf20Sopenharmony_ci#define RZN1_FUNC_LCD 6 318c2ecf20Sopenharmony_ci#define RZN1_FUNC_LCD_E 7 328c2ecf20Sopenharmony_ci#define RZN1_FUNC_MSEBIM 8 338c2ecf20Sopenharmony_ci#define RZN1_FUNC_MSEBIS 9 348c2ecf20Sopenharmony_ci#define RZN1_FUNC_L2_OFFSET 10 /* I'm Special */ 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#define RZN1_FUNC_HIGHZ1 (RZN1_FUNC_L2_OFFSET + 0) 378c2ecf20Sopenharmony_ci#define RZN1_FUNC_ETHERCAT (RZN1_FUNC_L2_OFFSET + 1) 388c2ecf20Sopenharmony_ci#define RZN1_FUNC_SERCOS3 (RZN1_FUNC_L2_OFFSET + 2) 398c2ecf20Sopenharmony_ci#define RZN1_FUNC_SDIO_E (RZN1_FUNC_L2_OFFSET + 3) 408c2ecf20Sopenharmony_ci#define RZN1_FUNC_ETH_MDIO (RZN1_FUNC_L2_OFFSET + 4) 418c2ecf20Sopenharmony_ci#define RZN1_FUNC_ETH_MDIO_E1 (RZN1_FUNC_L2_OFFSET + 5) 428c2ecf20Sopenharmony_ci#define RZN1_FUNC_USB (RZN1_FUNC_L2_OFFSET + 6) 438c2ecf20Sopenharmony_ci#define RZN1_FUNC_MSEBIM_E (RZN1_FUNC_L2_OFFSET + 7) 448c2ecf20Sopenharmony_ci#define RZN1_FUNC_MSEBIS_E (RZN1_FUNC_L2_OFFSET + 8) 458c2ecf20Sopenharmony_ci#define RZN1_FUNC_RSV (RZN1_FUNC_L2_OFFSET + 9) 468c2ecf20Sopenharmony_ci#define RZN1_FUNC_RSV_E (RZN1_FUNC_L2_OFFSET + 10) 478c2ecf20Sopenharmony_ci#define RZN1_FUNC_RSV_E1 (RZN1_FUNC_L2_OFFSET + 11) 488c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART0_I (RZN1_FUNC_L2_OFFSET + 12) 498c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART0_I_E (RZN1_FUNC_L2_OFFSET + 13) 508c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART1_I (RZN1_FUNC_L2_OFFSET + 14) 518c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART1_I_E (RZN1_FUNC_L2_OFFSET + 15) 528c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART2_I (RZN1_FUNC_L2_OFFSET + 16) 538c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART2_I_E (RZN1_FUNC_L2_OFFSET + 17) 548c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART0 (RZN1_FUNC_L2_OFFSET + 18) 558c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART0_E (RZN1_FUNC_L2_OFFSET + 19) 568c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART1 (RZN1_FUNC_L2_OFFSET + 20) 578c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART1_E (RZN1_FUNC_L2_OFFSET + 21) 588c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART2 (RZN1_FUNC_L2_OFFSET + 22) 598c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART2_E (RZN1_FUNC_L2_OFFSET + 23) 608c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART3 (RZN1_FUNC_L2_OFFSET + 24) 618c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART3_E (RZN1_FUNC_L2_OFFSET + 25) 628c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART4 (RZN1_FUNC_L2_OFFSET + 26) 638c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART4_E (RZN1_FUNC_L2_OFFSET + 27) 648c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART5 (RZN1_FUNC_L2_OFFSET + 28) 658c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART5_E (RZN1_FUNC_L2_OFFSET + 29) 668c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART6 (RZN1_FUNC_L2_OFFSET + 30) 678c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART6_E (RZN1_FUNC_L2_OFFSET + 31) 688c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART7 (RZN1_FUNC_L2_OFFSET + 32) 698c2ecf20Sopenharmony_ci#define RZN1_FUNC_UART7_E (RZN1_FUNC_L2_OFFSET + 33) 708c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI0_M (RZN1_FUNC_L2_OFFSET + 34) 718c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI0_M_E (RZN1_FUNC_L2_OFFSET + 35) 728c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI1_M (RZN1_FUNC_L2_OFFSET + 36) 738c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI1_M_E (RZN1_FUNC_L2_OFFSET + 37) 748c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI2_M (RZN1_FUNC_L2_OFFSET + 38) 758c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI2_M_E (RZN1_FUNC_L2_OFFSET + 39) 768c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI3_M (RZN1_FUNC_L2_OFFSET + 40) 778c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI3_M_E (RZN1_FUNC_L2_OFFSET + 41) 788c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI4_S (RZN1_FUNC_L2_OFFSET + 42) 798c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI4_S_E (RZN1_FUNC_L2_OFFSET + 43) 808c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI5_S (RZN1_FUNC_L2_OFFSET + 44) 818c2ecf20Sopenharmony_ci#define RZN1_FUNC_SPI5_S_E (RZN1_FUNC_L2_OFFSET + 45) 828c2ecf20Sopenharmony_ci#define RZN1_FUNC_SGPIO0_M (RZN1_FUNC_L2_OFFSET + 46) 838c2ecf20Sopenharmony_ci#define RZN1_FUNC_SGPIO1_M (RZN1_FUNC_L2_OFFSET + 47) 848c2ecf20Sopenharmony_ci#define RZN1_FUNC_GPIO (RZN1_FUNC_L2_OFFSET + 48) 858c2ecf20Sopenharmony_ci#define RZN1_FUNC_CAN (RZN1_FUNC_L2_OFFSET + 49) 868c2ecf20Sopenharmony_ci#define RZN1_FUNC_I2C (RZN1_FUNC_L2_OFFSET + 50) 878c2ecf20Sopenharmony_ci#define RZN1_FUNC_SAFE (RZN1_FUNC_L2_OFFSET + 51) 888c2ecf20Sopenharmony_ci#define RZN1_FUNC_PTO_PWM (RZN1_FUNC_L2_OFFSET + 52) 898c2ecf20Sopenharmony_ci#define RZN1_FUNC_PTO_PWM1 (RZN1_FUNC_L2_OFFSET + 53) 908c2ecf20Sopenharmony_ci#define RZN1_FUNC_PTO_PWM2 (RZN1_FUNC_L2_OFFSET + 54) 918c2ecf20Sopenharmony_ci#define RZN1_FUNC_PTO_PWM3 (RZN1_FUNC_L2_OFFSET + 55) 928c2ecf20Sopenharmony_ci#define RZN1_FUNC_PTO_PWM4 (RZN1_FUNC_L2_OFFSET + 56) 938c2ecf20Sopenharmony_ci#define RZN1_FUNC_DELTA_SIGMA (RZN1_FUNC_L2_OFFSET + 57) 948c2ecf20Sopenharmony_ci#define RZN1_FUNC_SGPIO2_M (RZN1_FUNC_L2_OFFSET + 58) 958c2ecf20Sopenharmony_ci#define RZN1_FUNC_SGPIO3_M (RZN1_FUNC_L2_OFFSET + 59) 968c2ecf20Sopenharmony_ci#define RZN1_FUNC_SGPIO4_S (RZN1_FUNC_L2_OFFSET + 60) 978c2ecf20Sopenharmony_ci#define RZN1_FUNC_MAC_MTIP_SWITCH (RZN1_FUNC_L2_OFFSET + 61) 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO_OFFSET (RZN1_FUNC_L2_OFFSET + 62) 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci/* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO function */ 1028c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 0) 1038c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 1) 1048c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 2) 1058c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_ECAT (RZN1_FUNC_MDIO_OFFSET + 3) 1068c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 4) 1078c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 5) 1088c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 6) 1098c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_SWITCH (RZN1_FUNC_MDIO_OFFSET + 7) 1108c2ecf20Sopenharmony_ci/* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 1118c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 8) 1128c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 9) 1138c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 10) 1148c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 11) 1158c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 12) 1168c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 13) 1178c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 14) 1188c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO0_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 15) 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO function */ 1218c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 16) 1228c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 17) 1238c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 18) 1248c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_ECAT (RZN1_FUNC_MDIO_OFFSET + 19) 1258c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 20) 1268c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 21) 1278c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 22) 1288c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 23) 1298c2ecf20Sopenharmony_ci/* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */ 1308c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_HIGHZ (RZN1_FUNC_MDIO_OFFSET + 24) 1318c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_GMAC0 (RZN1_FUNC_MDIO_OFFSET + 25) 1328c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_GMAC1 (RZN1_FUNC_MDIO_OFFSET + 26) 1338c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_ECAT (RZN1_FUNC_MDIO_OFFSET + 27) 1348c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_S3_MDIO0 (RZN1_FUNC_MDIO_OFFSET + 28) 1358c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_S3_MDIO1 (RZN1_FUNC_MDIO_OFFSET + 29) 1368c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_HWRTOS (RZN1_FUNC_MDIO_OFFSET + 30) 1378c2ecf20Sopenharmony_ci#define RZN1_FUNC_MDIO1_E1_SWITCH (RZN1_FUNC_MDIO_OFFSET + 31) 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci#define RZN1_FUNC_MAX (RZN1_FUNC_MDIO_OFFSET + 32) 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci#endif /* __DT_BINDINGS_RZN1_PINCTRL_H */ 142