18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
78c2ecf20Sopenharmony_ci#define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci/* DISP_CC clock registers */
108c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_AHB_CLK					0
118c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_AXI_CLK					1
128c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_CLK					2
138c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_CLK_SRC				3
148c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_INTF_CLK				4
158c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_CLK					5
168c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_CLK_SRC				6
178c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_INTF_CLK				7
188c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ESC0_CLK					8
198c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ESC0_CLK_SRC				9
208c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ESC1_CLK					10
218c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ESC1_CLK_SRC				11
228c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_MDP_CLK					12
238c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_MDP_CLK_SRC				13
248c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_MDP_LUT_CLK				14
258c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_PCLK0_CLK					15
268c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_PCLK0_CLK_SRC				16
278c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_PCLK1_CLK					17
288c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_PCLK1_CLK_SRC				18
298c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ROT_CLK					19
308c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_ROT_CLK_SRC				20
318c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_RSCC_AHB_CLK				21
328c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_RSCC_VSYNC_CLK				22
338c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_VSYNC_CLK					23
348c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_VSYNC_CLK_SRC				24
358c2ecf20Sopenharmony_ci#define DISP_CC_PLL0						25
368c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				26
378c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				27
388c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_AUX_CLK					28
398c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_AUX_CLK_SRC				29
408c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_CRYPTO_CLK				30
418c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_CRYPTO_CLK_SRC				31
428c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_CLK				32
438c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_CLK_SRC				33
448c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_LINK_INTF_CLK				34
458c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL1_CLK				35
468c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL1_CLK_SRC				36
478c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL_CLK				37
488c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_DP_PIXEL_CLK_SRC				38
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci/* DISP_CC Reset */
518c2ecf20Sopenharmony_ci#define DISP_CC_MDSS_RSCC_BCR					0
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci/* DISP_CC GDSCR */
548c2ecf20Sopenharmony_ci#define MDSS_GDSC						0
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci#endif
57